









ISO6163

# ISO6163 Low-Power, High-Speed Six-Channel Digital Isolator With Automatic Enable

#### 1 Features

- Pin-to-pin low power replacement for industrystandard six-channel digital isolators supporting high energy efficiency application requirements
- Automatic enable of high speed channels to support bi-directional wake up with ultra low quiescent current in STANDBY state: 442μA (maximum) current per side at V<sub>CC</sub> = 3.3V (85°C)
- 50Mbps data rate on high-speed data channels
- 4Mbps data rate on low-speed control channels with automatic enable
- Low propagation delay: 13.75ns (maximum) at 3.3V
- Robust SiO<sub>2</sub> isolation barrier:
  - Wide temperature range: –40°C to 125°C
  - Up to 5000V<sub>RMS</sub> isolation rating
  - Up to 10.4kV surge capability
  - ±50kV/µs typical CMTI
- Supply range: 2.5 to 5.5V
- 2.5 to 5.5V level translation
- Default output high (ISO6163) and low (ISO6163F) options
- Robust electromagnetic compatibility (EMC)
  - System-level ESD, EFT, and surge immunity
  - Low emissions
- Wide-SOIC (DW-16) Package
- Safety-Related Certifications:
  - DIN EN IEC 60747-17 (VDE 0884-17)
  - UL 1577 component recognition program
  - IEC 62368-1, IEC 61010-1, IEC 60601-1 and GB 4943.1 certifications

# 2 Applications

- Appliances including high energy efficient products
- Electricity meter and Grid
- Power supplies
- · Factory automation
- · Building automation
- Lighting
- Motor drives

## 3 Description

The ISO6163 devices are high-performance, six-channel digital isolators designed for high energy efficiency and cost-sensitive applications requiring up to  $5000V_{RMS}$  isolation ratings per UL 1577. These devices are also certified by VDE, TUV, CSA, and CQC.

The ISO6163 devices are optimized with low quiescent current and bi-directional automatic enable of the high speed data channels for use in high energy efficiency applications such as appliances, battery monitoring, metering and grid.

These devices are designed with low power consumption, high electromagnetic immunity and low emissions while isolating CMOS or LVCMOS digital I/O signals such as: GPIOs, SPI (ADC, DAC, other peripherals), UART, RS-485, RS-232, and CAN . Each channel has a logic input and output buffer separated by TI's proprietary silicon dioxide (SiO $_2$ ) isolation barrier.

The ISO6163 device has three forward channels and three reverse-direction channels. This device provides two low speed data channels with bi-directional automatic enable control functionality. The low speed control channels automatically enable the high speed channels when needed or turn them off (outputs high impedance) to further reduce power consumption when high speed data transfer is not needed by the system. In the event of input power or signal loss, the default output level is *high* for devices without suffix F and *low* for devices with suffix F.

#### **Package Information**

| PART NUMBER <sup>(1)</sup> | PACKAGE       | PACKAGE SIZE <sup>(2)</sup> |
|----------------------------|---------------|-----------------------------|
| ISO6163                    | DW (SOIC, 16) | 10.30mm × 10.30mm           |

- (1) For more information, see Section 11.
- (2) The package size (length × width) is a nominal value and includes pins, where applicable.



Simplified Schematic



# **Table of Contents**

| ı | Features                                           | 1   |
|---|----------------------------------------------------|-----|
|   | Applications                                       |     |
|   | <b>Description</b>                                 |     |
| ļ | Pin Configuration and Functions                    | 3   |
| 5 | Specifications                                     | . 4 |
|   | 5.1 Absolute Maximum Ratings                       | . 4 |
|   | 5.2 ESD Ratings                                    |     |
|   | 5.3 Recommended Operating Conditions               | 5   |
|   | 5.4 Thermal Information                            |     |
|   | 5.5 Power Ratings                                  | 5   |
|   | 5.6 Insulation Specifications                      | . 6 |
|   | 5.7 Safety-Related Certifications                  | . 7 |
|   | 5.8 Safety Limiting Values                         |     |
|   | 5.9 Electrical Characteristics—5V Supply (±10%)    | . 8 |
|   | 5.10 Supply Current Characteristics—5V             |     |
|   | Supply (±10%)                                      | 8   |
|   | 5.11 Electrical Characteristics—3.3V Supply (±10%) | . 9 |
|   | 5.12 Supply Current Characteristics—3.3V           |     |
|   | Supply (±10%)                                      | 9   |
|   | 5.13 Electrical Characteristics—2.5V               |     |
|   | Supply (Minimum)                                   | 10  |
|   | 5.14 Supply Current Characteristics—2.5V           |     |
|   | Supply (Minimum)                                   | 10  |
|   | 5.15 Switching Characteristics—5V Supply (±10%)    | 11  |
|   | 5.16 Switching Characteristics—3.3V Supply (±10%)  | 12  |
|   | 5.17 Switching Characteristics—2.5V                |     |
|   | Supply (Minimum)                                   | 13  |
|   |                                                    |     |

| 5.18 Insulation Characteristics Curves              | 14 |
|-----------------------------------------------------|----|
| 5.19 Typical Characteristics                        | 15 |
| 6 Parameter Measurement Information                 | 20 |
| 7 Detailed Description                              | 22 |
| 7.1 Overview                                        | 22 |
| 7.2 High-Speed Data Channels: A, B, E and F         | 23 |
| 7.3 Low-Speed Control Channels With Automatic       |    |
| Enable: C and D                                     |    |
| 7.4 Device Functional Modes                         | 26 |
| 8 Application and Implementation                    | 27 |
| 8.1 Application Information                         | 27 |
| 8.2 Typical Application                             | 27 |
| 8.3 Power Supply Recommendations                    |    |
| 8.4 Layout                                          |    |
| 9 Device and Documentation Support                  |    |
| 9.1 Documentation Support                           |    |
| 9.2 Receiving Notification of Documentation Updates |    |
| 9.3 Support Resources                               |    |
| 9.4 Trademarks                                      |    |
| 9.5 Electrostatic Discharge Caution                 |    |
| 9.6 Glossary                                        |    |
| 10 Revision History                                 | 32 |
| 11 Mechanical, Packaging, and Orderable             |    |
| Information                                         |    |
| 11.1 Package Option Addendum                        |    |
| 11.2 Tape and Reel Information                      | 35 |
|                                                     |    |

Submit Document Feedback



# 4 Pin Configuration and Functions



Figure 4-1. DW Package, 16-Pin Wide-SOIC (Top View)

**Table 4-1. Pin Functions** 

|                  | PIN | TYPE <sup>(1)</sup> | DESCRIPTION                                                                  |  |
|------------------|-----|---------------------|------------------------------------------------------------------------------|--|
| NAME             | NO. | I TPE(")            | DESCRIPTION                                                                  |  |
| V <sub>CC1</sub> | 1   | Р                   | Power supply, side 1                                                         |  |
| INA              | 2   | I                   | High-speed digital input, channel A                                          |  |
| INB              | 3   | 1                   | High-speed digital input, channel B                                          |  |
| INC              | 4   | I                   | ow-speed control channel with automatic enable, channel C                    |  |
| OUTD             | 5   | 0                   | Digital output, channel D                                                    |  |
| OUTE             | 6   | 0                   | Digital output, channel E                                                    |  |
| OUTF             | 7   | 0                   | Digital output, channel F                                                    |  |
| GND1             | 8   | GND                 | Ground connection for V <sub>CC2</sub> , INA, INB, INC, OUTD, OUTE, and OUTF |  |
| GND2             | 9   | GND                 | Ground connection for V <sub>CC2</sub> , OUTA, OUTB, OUTC, IND, INE, and INF |  |
| INF              | 10  | I                   | High-speed digital input, channel F                                          |  |
| INE              | 11  | 1                   | High-speed digital input, channel E                                          |  |
| IND              | 12  | 1                   | Low-speed control channel with automatic enable, channel D                   |  |
| OUTC             | 13  | 0                   | Digital output, channel C                                                    |  |
| OUTB             | 14  | 0                   | Digital output, channel B                                                    |  |
| OUTA             | 15  | 0                   | Digital output, channel A                                                    |  |
| V <sub>CC2</sub> | 16  | Р                   | Power supply, side 2                                                         |  |

<sup>(1)</sup> I = input, O = output, P = power, GND = ground



## **5 Specifications**

## 5.1 Absolute Maximum Ratings

See(1)

|                    |                                                | MIN  | MAX                   | UNIT |
|--------------------|------------------------------------------------|------|-----------------------|------|
| Supply voltage (2) | V <sub>CC1</sub> to GND1                       | -0.5 | 6                     | V    |
| Supply voltage V   | V <sub>CC2</sub> to GND2                       | -0.5 | 6                     | V    |
| Input/Output       | INx to GNDx                                    | -0.5 | 6                     | V    |
| Voltage            | OUTx to GNDx                                   | -0.5 | $V_{CCX} + 0.5^{(3)}$ | V    |
| Output current     | lo                                             | -15  | 15                    | mA   |
|                    | Operating junction temperature, T <sub>J</sub> |      | 150                   | °C   |
| Temperature        | Storage temperature, T <sub>stg</sub>          | -65  | 150                   | °C   |

- 1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values
- (3) Maximum voltage must not exceed 6V.

#### 5.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup>          | ±4000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

Submit Document Feedback



## **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                      |                                |                                      | MIN                                   | NOM  | MAX                        | UNIT |
|----------------------|--------------------------------|--------------------------------------|---------------------------------------|------|----------------------------|------|
| V <sub>CC1</sub> (1) | Supply Voltage Side 1          |                                      | 2.5                                   |      | 5.5                        | V    |
| V <sub>CC2</sub> (1) | Supply Voltage Side 2          |                                      | 2.5                                   |      | 5.5                        | V    |
| Vcc<br>(UVLO+)       | UVLO threshold when supply     | voltage is rising                    |                                       |      | 2.45                       | V    |
| Vcc<br>(UVLO-)       | UVLO threshold when supply     | voltage is falling                   | 2.09                                  |      |                            | V    |
| Vhys<br>(UVLO)       | Supply voltage UVLO hystere    | sis                                  |                                       | 0.08 |                            | V    |
| V <sub>IH</sub>      | High level Input voltage       |                                      | 0.7 x V <sub>CCI</sub> <sup>(2)</sup> |      | V <sub>CCI</sub> (2)       | V    |
| V <sub>IL</sub>      | Low level Input voltage        |                                      | 0                                     |      | 0.3 x V <sub>CCI</sub> (2) | V    |
| VIL                  |                                | V <sub>CCO</sub> <sup>(2)</sup> = 5V | -4                                    |      |                            | mA   |
| I <sub>OH</sub>      | High level output current      | $V_{CCO}^{(2)} = 3.3V$               | -4                                    |      |                            | mA   |
|                      |                                | $V_{CCO}^{(2)} = 2.5V$               | -2                                    |      |                            | mA   |
|                      |                                | V <sub>CCO</sub> (2) = 5V            |                                       |      | 4                          | mA   |
| I <sub>OL</sub>      | Low level output current       | $V_{CCO}^{(2)} = 3.3V$               |                                       |      | 4                          | mA   |
|                      |                                | $V_{CCO}^{(2)} = 2.5V$               |                                       |      | 2                          | mA   |
| 02                   | Data Rate for channels A, B, I | Ξ, and F                             | 0                                     |      | 50                         | Mhna |
| אטן                  | Data Rate for channels C and   | D                                    | 0                                     |      | 4                          | Mbps |
| T <sub>A</sub>       | Ambient temperature            |                                      | -40                                   | 25   | 125                        | °C   |

<sup>(1)</sup>  $V_{CC1}$  and  $V_{CC2}$  can be set independent of one another

## **5.4 Thermal Information**

|                       |                                              | ISO616x   |      |  |
|-----------------------|----------------------------------------------|-----------|------|--|
|                       | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC) | UNIT |  |
|                       |                                              | 16 PINS   |      |  |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 61.5      | °C/W |  |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 28.9      | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 27.8      | °C/W |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 9.1       | °C/W |  |
| ΨЈВ                   | Junction-to-board characterization parameter | 27.3      | °C/W |  |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _         | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

## 5.5 Power Ratings

|                 | PARAMETER                                    | TEST CONDITIONS                                                                    | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------------|------------------------------------------------------------------------------------|-----|-----|-----|------|
| P <sub>D</sub>  | Maximum power dissipation (both sides)       | V <sub>CC1</sub> = V <sub>CC2</sub> = 5.5V, T <sub>J</sub> = 150°C, C <sub>L</sub> |     |     | 120 | mW   |
| P <sub>Dx</sub> | Maximum power dissipation (side-1 or side-2) | = 15pF, Input a 25MHz 50% duty cycle square wave                                   |     |     | 60  | mW   |

<sup>(2)</sup>  $V_{CCI} = Input\text{-side } V_{CC}$ ;  $V_{CCO} = Output\text{-side } V_{CC}$ 



#### 5.6 Insulation Specifications

|                  | PARAMETER TEST CONDITIONS                             |                                                                                                                                                                                                                             | VALUE              |                  |  |
|------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--|
|                  | PARAMETER                                             | TEST CONDITIONS                                                                                                                                                                                                             | 16-DW              | UNIT             |  |
| IEC 606          | 64-1                                                  |                                                                                                                                                                                                                             |                    | -                |  |
| CLR              | External clearance <sup>(1)</sup>                     | Side 1 to side 2 distance through air                                                                                                                                                                                       | >8                 | mm               |  |
| CPG              | External creepage <sup>(1)</sup>                      | Side 1 to side 2 distance across package surface                                                                                                                                                                            | >8                 | mm               |  |
| DTI              | Distance through the insulation                       | Minimum internal gap (internal clearance)                                                                                                                                                                                   | >17                | μm               |  |
| CTI              | Comparative tracking index                            | IEC 60112                                                                                                                                                                                                                   | > 600              | V                |  |
|                  | Material Group                                        | According to IEC 60664-1                                                                                                                                                                                                    | I                  |                  |  |
|                  | Overwelltene estenem.                                 | Rated mains voltage ≤ 600V <sub>RMS</sub>                                                                                                                                                                                   | I-IV               | 1                |  |
|                  | Overvoltage category                                  | Rated mains voltage ≤ 1000V <sub>RMS</sub>                                                                                                                                                                                  | 1-111              | 1                |  |
| DIN EN           | IEC 60747-17 (VDE 0884-17) <sup>(2)</sup>             |                                                                                                                                                                                                                             |                    |                  |  |
| $V_{IOTM}$       | Maximum transient isolation voltage                   | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60s (qualification);<br>V <sub>TEST</sub> = 1.2 x V <sub>IOTM</sub> , t= 1s (100% production)                                                                                   | 7071               | V <sub>PK</sub>  |  |
| V <sub>IMP</sub> | Maximum impulse voltage <sup>(3)</sup>                | Tested in air, 1.2/50µs waveform per IEC 62368-1                                                                                                                                                                            | 8000               | V <sub>PK</sub>  |  |
| $V_{IOSM}$       | Maximum surge isolation voltage <sup>(4)</sup>        | V <sub>IOSM</sub> ≥ 1.3 x V <sub>IMP</sub> ; Tested in oil (qualification test),<br>1.2/50µs waveform per IEC 62368-1                                                                                                       | 10400              | V <sub>PK</sub>  |  |
|                  |                                                       | Method a, After Input-output safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60s$ ; $V_{pd(m)} = 1.2 \text{ x } V_{IORM}$ , $t_m = 10s$                                                                         | ≤ 5                |                  |  |
| q <sub>pd</sub>  | Apparent charge <sup>(5)</sup>                        | Method a, After environmental tests subgroup 1, $V_{ini} = V_{IOTM}, t_{ini} = 60s;$ $V_{pd(m)} = 1.6 \text{ x } V_{IORM}, t_m = 10s$                                                                                       | ≤ 5                | pC               |  |
|                  |                                                       | Method b: At routine test (100% production); $V_{ini} = 1.2 \times V_{IOTM}, \ t_{ini} = 1s; \\ V_{pd(m)} = 1.875 \times V_{IORM}, \ t_m = 1s \ (method \ b1) \ or \\ V_{pd(m)} = V_{ini}, \ t_m = t_{ini} \ (method \ b2)$ | ≤ 5                |                  |  |
| C <sub>IO</sub>  | Barrier capacitance, input to output <sup>(6)</sup>   | V <sub>IO</sub> = 0.4 × sin (2 πft), f = 1MHz                                                                                                                                                                               | ≅2.4               | pF               |  |
|                  |                                                       | V <sub>IO</sub> = 500V, T <sub>A</sub> = 25°C                                                                                                                                                                               | > 10 <sup>12</sup> |                  |  |
| $R_{IO}$         | Insulation resistance, input to output <sup>(6)</sup> | $V_{IO} = 500V, 100^{\circ}C \le T_{A} \le 125^{\circ}C$                                                                                                                                                                    | > 10 <sup>11</sup> | Ω                |  |
|                  |                                                       | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C                                                                                                                                                                            | > 10 <sup>9</sup>  | ]                |  |
|                  | Pollution degree                                      |                                                                                                                                                                                                                             | 2                  |                  |  |
|                  | Climatic category                                     |                                                                                                                                                                                                                             | 40/125/21          |                  |  |
| UL 1577          | •                                                     |                                                                                                                                                                                                                             |                    |                  |  |
| V <sub>ISO</sub> | Withstand isolation voltage                           | $V_{TEST} = V_{ISO}$ , t = 60s (qualification); $V_{TEST} = 1.2 \times V_{ISO}$ , t = 1s (100% production)                                                                                                                  | 5000               | V <sub>RMS</sub> |  |

- (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications.
- (2) This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.
- (3) Testing is carried out in air to determine the surge immunity of the package.
- (4) Testing is carried out in oil to determine the intrinsic surge immunity of the isolation barrier.
- (5) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (6) All pins on each side of the barrier tied together creating a two-pin device.

Submit Document Feedback



#### 5.7 Safety-Related Certifications

| VDE                 | CSA                                                                       | UL                                                                       | CQC                 | TUV                                                          |
|---------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------|--------------------------------------------------------------|
|                     | Plan to certify according<br>to IEC 62368-1, IEC<br>61010-1 and IEC 60601 | Plan to certify according<br>to UL 1577 Component<br>Recognition Program | CR4943 1            | Plan to certify according<br>to EN 61010-1 and EN<br>62368-1 |
| Certificate planned | Certificate planned                                                       | Certificate planned                                                      | Certificate planned | Certificate planned                                          |

## 5.8 Safety Limiting Values

Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry.

|       | PARAMETER                               | TEST CONDITIONS                                                                                      | MIN | TYP | MAX  | UNIT |
|-------|-----------------------------------------|------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| DW-16 | 6 PACKAGE                               |                                                                                                      |     |     |      |      |
|       |                                         | R <sub>0JA</sub> =61.5°C/W, V <sub>I</sub> = 5.5V, T <sub>J</sub> = 150°C,<br>T <sub>A</sub> = 25°C  |     |     | 369  |      |
| Is    | Safety input, output, or supply current | R <sub>0JA</sub> = 61.5°C/W, V <sub>I</sub> = 3.6V, T <sub>J</sub> = 150°C,<br>T <sub>A</sub> = 25°C |     |     | 564  | mA   |
|       |                                         | $R_{\theta JA} = 61.5$ °C/W, $V_I = 2.75$ V, $T_J = 150$ °C, $T_A = 25$ °C                           |     |     | 739  |      |
| Ps    | Safety input, output, or total power    | R <sub>0JA</sub> = 61.5°C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C                           |     |     | 2032 | mW   |
| Ts    | Maximum safety temperature              |                                                                                                      |     |     | 150  | °C   |

(1) The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> must not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>.

The junction-to-air thermal resistance,  $R_{\theta,JA}$ , in the table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum allowed junction temperature.

 $P_S = I_S \times V_I$ , where  $V_I$  is the maximum input voltage.



## 5.9 Electrical Characteristics—5V Supply (±10%)

V<sub>CC1</sub> = V<sub>CC2</sub> = 5V ±10% (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                    | MIN                        | TYP MAX                               | UNIT  |
|----------------------|------------------------------------|------------------------------------------------------------------------------------|----------------------------|---------------------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -4mA; See Figure 6-1                                             | V <sub>CCO</sub> - 0.4 (1) |                                       | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 4mA; See Figure 6-1                                              |                            | 0.4                                   | V     |
| V <sub>IT+(IN)</sub> | Rising input threshold             |                                                                                    |                            | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | V     |
| V <sub>IT-(IN)</sub> | Falling input threshold            |                                                                                    | 0.3 x V <sub>CCI</sub>     |                                       | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                    | 0.04 x V <sub>CCI</sub>    |                                       | V     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx                           |                            | 10                                    | μA    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0V at INx                                                        | -10                        |                                       | μA    |
| I <sub>O_LP</sub>    | Low-Power mode output current      |                                                                                    |                            | 5                                     | nA    |
| CMTI                 | Common mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0V, V <sub>CM</sub> = 1200V;<br>See Figure 6-4 | 25                         | 50                                    | kV/μs |
| C <sub>i</sub>       | Input Capacitance (2)              | $V_I = V_{CC} + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 5V$             |                            | 1.7                                   | pF    |

- $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$  Measured from input pin to same side ground.

## 5.10 Supply Current Characteristics—5V Supply (±10%)

V<sub>CC1</sub> = V<sub>CC2</sub> = 5V ±10% (over recommended operating conditions unless otherwise noted)

| PARAMETER                        | TEST CONDITIONS                                                                               |                | SUPPLY<br>CURRENT | MIN TYP | MAX   | UNIT |
|----------------------------------|-----------------------------------------------------------------------------------------------|----------------|-------------------|---------|-------|------|
|                                  | Device in STANDBY state. V <sub>I</sub> = VCC <sub>I</sub> on                                 | -40°C to 125°C |                   | 0.375   | 0.478 |      |
|                                  | channels C and D (default level). $V_I = VCC_I$ on channels A, B, E, F (default level).       | –40°C to 85°C  |                   | 0.375   | 0.460 |      |
|                                  | Device in STANDBY state. V <sub>I</sub> = VCC <sub>I</sub> on                                 | –40°C to 125°C | ICC1              | 0.385   | 0.495 |      |
| Supply current -<br>STANDBY (Low | channels C and D (default level). $V_1$ = 0V on channels A, B, E, F.                          | –40°C to 85°C  |                   | 0.385   | 0.475 |      |
| Power) <sup>(1)</sup>            | Device in STANDBY state. V <sub>I</sub> = VCC <sub>I</sub> on                                 | –40°C to 125°C |                   | 0.375   | 0.478 |      |
|                                  | channels C and D (default level). $V_I = VCC_I$ on channels A, B, E, F (default level).       | –40°C to 85°C  | ],                | 0.375   | 0.460 |      |
|                                  | Device in STANDBY state. V <sub>I</sub> = VCC <sub>I</sub> on                                 | -40°C to 125°C | ICC2              | 0.385   | 0.495 |      |
|                                  | channels C and D (default level). $V_I$ = 0V on channels A, B, E, F.                          | -40°C to 85°C  |                   | 0.385   | 0.475 |      |
| Supply current -                 | $V_I = V_{CC1}$ or $V_I = 0V$                                                                 |                | I <sub>CC1</sub>  | 1.3     | 1.72  |      |
| ACTIVE - DC signal (2)           |                                                                                               |                | I <sub>CC2</sub>  | 1.3     | 1.72  | mA   |
|                                  | All channels switching with square wave clock                                                 | 1Mbps          | I <sub>CC1</sub>  | 1.4     | 1.86  |      |
|                                  | inputs; C <sub>L</sub> = 0pF                                                                  | Tivibps        | I <sub>CC2</sub>  | 1.4     | 1.86  |      |
|                                  |                                                                                               | 10Mbps         | I <sub>CC1</sub>  | 2.3     | 3.01  |      |
|                                  |                                                                                               | Томврз         | I <sub>CC2</sub>  | 2.3     | 3.01  |      |
| Supply current -<br>ACTIVE - AC  |                                                                                               | 20Mbps         | I <sub>CC1</sub>  | 3.1     | 4.19  |      |
| signal (2)                       | A, B, E, and F channels switching with square wave clock input; C and D channels switching at |                | I <sub>CC2</sub>  | 3.1     | 4.19  |      |
|                                  | 4Mbps; C <sub>L</sub> = 0pF                                                                   | 25Mbps         | I <sub>CC1</sub>  | 3.5     | 4.7   |      |
|                                  |                                                                                               | 20111000       | I <sub>CC2</sub>  | 3.5     | 4.7   |      |
|                                  |                                                                                               | 50Mbps         | I <sub>CC1</sub>  | 5.6     | 7.5   |      |
|                                  | 50Mbps                                                                                        |                | I <sub>CC2</sub>  | 5.6     | 7.5   |      |

- Supply current valid for both INC and IND HIGH for STANDBY state.
- Supply current valid for at least one of INC or IND LOW for ACTIVE state.

Submit Document Feedback



#### 5.11 Electrical Characteristics—3.3V Supply (±10%)

V<sub>CC1</sub> = V<sub>CC2</sub> = 3.3V ±10% (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                    | MIN                                   | TYP | MAX                                   | UNIT  |
|----------------------|------------------------------------|------------------------------------------------------------------------------------|---------------------------------------|-----|---------------------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -4mA; See Figure 6-1                                             | V <sub>CCO</sub> - 0.4 <sup>(1)</sup> |     |                                       | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 4mA; See Figure 6-1                                              |                                       |     | 0.4                                   | V     |
| V <sub>IT+(IN)</sub> | Rising input threshold             |                                                                                    |                                       |     | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | V     |
| V <sub>IT-(IN)</sub> | Falling input threshold            |                                                                                    | 0.3 x V <sub>CCI</sub>                |     |                                       | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                    | 0.04 x V <sub>CCI</sub>               |     |                                       | V     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx                           |                                       |     | 10                                    | μA    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0V at INx                                                        | -10                                   |     |                                       | μA    |
| I <sub>O_LP</sub>    | Low-Power mode output current      |                                                                                    |                                       | 3   |                                       | nA    |
| CMTI                 | Common mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0V, V <sub>CM</sub> = 1200V;<br>See Figure 6-4 | 25                                    | 50  |                                       | kV/µs |
| Ci                   | Input Capacitance (2)              | $V_I = V_{CC} + 0.4 \times \sin(2\pi ft), f = 2MHz, V_{CC} = 3.3V$                 |                                       | 1.7 |                                       | pF    |

- (1)  $V_{CCI} = Input\text{-side } V_{CC}; V_{CCO} = Output\text{-side } V_{CC}$
- (2) Measured from input pin to same side ground.

# 5.12 Supply Current Characteristics—3.3V Supply (±10%)

 $V_{CC1} = V_{CC2} = 3.3V \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                        | TEST CONDITIONS                                                                               |                | SUPPLY<br>CURRENT | MIN TY | P MAX   | UNIT |
|----------------------------------|-----------------------------------------------------------------------------------------------|----------------|-------------------|--------|---------|------|
|                                  | Device in STANDBY state. V <sub>I</sub> = VCC <sub>I</sub> on                                 | -40°C to 125°C |                   | 0.3    | 6 0.458 |      |
|                                  | channels C and D (default level). $V_l = VCC_l$ on channels A, B, E, F (default level).       | –40°C to 85°C  |                   | 0.3    | 6 0.442 |      |
|                                  | Device in STANDBY state. V <sub>I</sub> = VCC <sub>I</sub> on                                 | –40°C to 125°C | Icc1              | 0.36   | 6 0.465 |      |
| Supply current -<br>STANDBY (Low | channels C and D (default level). $V_I$ = 0V on channels A, B, E, F.                          | –40°C to 85°C  |                   | 0.36   | 6 0.448 |      |
| Power) (1)                       | Device in STANDBY state. V <sub>I</sub> = VCC <sub>I</sub> on                                 | -40°C to 125°C |                   | 0.3    | 6 0.458 |      |
|                                  | channels C and D (default level). $V_l = VCC_l$ on channels A, B, E, F (default level).       | –40°C to 85°C  |                   | 0.3    | 6 0.442 |      |
|                                  | Device in STANDBY state. V <sub>I</sub> = VCC <sub>I</sub> on                                 | –40°C to 125°C | ICC2              | 0.36   | 6 0.465 |      |
|                                  | channels C and D (default level). $V_l$ = 0V on channels A, B, E, F.                          | -40°C to 85°C  |                   | 0.36   | 6 0.448 |      |
| Supply current -                 | $V_I = V_{CC1}$ or $V_I = 0V$                                                                 |                | I <sub>CC1</sub>  | 1.2    | 4 1.67  |      |
| ACTIVE - DC signal (2)           |                                                                                               |                | I <sub>CC2</sub>  | 1.2    | 4 1.67  | mA   |
|                                  | All channels switching with square wave clock inputs; $C_L = 0pF$                             | 1Mbps          | I <sub>CC1</sub>  | 1.3    | 1 1.77  |      |
|                                  |                                                                                               | Пипре          | I <sub>CC2</sub>  | 1.3    | 1 1.77  |      |
|                                  |                                                                                               | 10Mbps         | I <sub>CC1</sub>  | 2.0    | 3 2.7   |      |
|                                  |                                                                                               | Томврз         | I <sub>CC2</sub>  | 2.0    | 3 2.7   |      |
| Supply current - ACTIVE - AC     |                                                                                               | 20Mbps         | I <sub>CC1</sub>  | 2.7    | 5 3.64  |      |
| signal (2)                       | A, B, E, and F channels switching with square wave clock input; C and D channels switching at |                | I <sub>CC2</sub>  | 2.7    | 5 3.64  |      |
|                                  | 4Mbps; C <sub>L</sub> = 0pF                                                                   | 25Mbps         | I <sub>CC1</sub>  | 3.0    | 6 4.06  |      |
|                                  |                                                                                               | 20141000       | I <sub>CC2</sub>  | 3.0    | 6 4.06  |      |
|                                  |                                                                                               | 50Mbps         | I <sub>CC1</sub>  | 4.7    | 3 6.3   |      |
|                                  | БОМОРЅ                                                                                        |                | I <sub>CC2</sub>  | 4.7    | 3 6.3   |      |

- (1) Supply current valid for both INC and IND HIGH for STANDBY state.
- (2) Supply current valid for at least one of INC or IND LOW for ACTIVE state.



## 5.13 Electrical Characteristics—2.5V Supply (Minimum)

V<sub>CC1</sub> = V<sub>CC2</sub> = 2.5V min (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                    | MIN                        | TYP | MAX                                   | UNIT  |
|----------------------|------------------------------------|------------------------------------------------------------------------------------|----------------------------|-----|---------------------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -4mA; See Figure 6-1                                             | V <sub>CCO</sub> - 0.4 (1) |     |                                       | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 4mA; See Figure 6-1                                              |                            |     | 0.4                                   | V     |
| V <sub>IT+(IN)</sub> | Rising input threshold             |                                                                                    |                            |     | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | V     |
| V <sub>IT-(IN)</sub> | Falling input threshold            |                                                                                    | 0.3 x V <sub>CCI</sub>     |     |                                       | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                    | 0.04 x V <sub>CCI</sub>    |     |                                       | ٧     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx                           |                            |     | 10                                    | μΑ    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0V at INx                                                        | -10                        |     |                                       | μΑ    |
| I <sub>O_LP</sub>    | Low-Power mode output current      |                                                                                    |                            | 2.2 |                                       | nA    |
| СМТІ                 | Common mode transient immunity     | V <sub>I</sub> = V <sub>CC</sub> or 0V, V <sub>CM</sub> = 1200V;<br>See Figure 6-4 | 25                         | 50  |                                       | kV/µs |
| C <sub>i</sub>       | Input Capacitance (2)              | $V_I = V_{CC} + 0.4 \times \sin(2\pi ft), f = 2MHz, V_{CC} = 2.5V$                 |                            | 1.7 |                                       | pF    |

- (1)  $V_{CCI} = Input-side V_{CC}$ ;  $V_{CCO} = Output-side V_{CC}$
- (2) Measured from input pin to same side ground.

## 5.14 Supply Current Characteristics—2.5V Supply (Minimum)

V<sub>CC1</sub> = V<sub>CC2</sub> = 2.5V min (over recommended operating conditions unless otherwise noted)

| PARAMETER                        | TEST CONDITIONS                                                                               |                | SUPPLY<br>CURRENT | MIN TYP | MAX   | UNIT |
|----------------------------------|-----------------------------------------------------------------------------------------------|----------------|-------------------|---------|-------|------|
|                                  | Device in STANDBY state. V <sub>I</sub> = VCC <sub>I</sub> on                                 | -40°C to 125°C |                   | 0.35    | 0.448 |      |
|                                  | channels C and D (default level). $V_l = VCC_l$ on channels A, B, E, F (default level).       | –40°C to 85°C  |                   | 0.35    | 0.432 |      |
|                                  | Device in STANDBY state. V <sub>I</sub> = VCC <sub>I</sub> on                                 | –40°C to 125°C | ICC1              | 0.356   | 0.455 |      |
| Supply current -<br>STANBDY (Low | channels C and D (default level). $V_I$ = 0V on channels A, B, E, F.                          | –40°C to 85°C  |                   | 0.356   | 0.438 |      |
| Power) (1)                       | Device in STANDBY state. V <sub>I</sub> = VCC <sub>I</sub> on                                 | -40°C to 125°C |                   | 0.35    | 0.448 |      |
|                                  | channels C and D (default level). $V_l = VCC_l$ on channels A, B, E, F (default level).       | -40°C to 85°C  |                   | 0.35    | 0.432 |      |
|                                  | Device in STANDBY state. V <sub>I</sub> = VCC <sub>I</sub> on                                 | -40°C to 125°C | ICC2              | 0.356   | 0.455 |      |
|                                  | channels C and D (default level). V <sub>I</sub> = 0V on channels A, B, E, F.                 |                |                   | 0.356   | 0.438 |      |
| Supply current -                 | $V_I = V_{CC1}$ or $V_I = 0V$                                                                 |                | I <sub>CC1</sub>  | 1.23    | 1.65  |      |
| ACTIVE - DC signal (2)           |                                                                                               |                | I <sub>CC2</sub>  | 1.23    | 1.65  | mA   |
|                                  | All channels switching with square wave clock                                                 | 1Mbps          | I <sub>CC1</sub>  | 1.29    | 1.73  |      |
|                                  | inputs; C <sub>L</sub> = 0pF                                                                  | Пипре          | I <sub>CC2</sub>  | 1.29    | 1.73  |      |
|                                  |                                                                                               | 10Mbps         | I <sub>CC1</sub>  | 1.9     | 2.5   |      |
|                                  |                                                                                               | Tolvibps       | I <sub>CC2</sub>  | 1.9     | 2.5   |      |
| Supply current - ACTIVE - AC     |                                                                                               | 20Mbps         | I <sub>CC1</sub>  | 2.53    | 3.28  |      |
| signal (2)                       | A, B, E, and F channels switching with square wave clock input; C and D channels switching at | '              | I <sub>CC2</sub>  | 2.53    | 3.28  |      |
|                                  | 4Mbps; C <sub>L</sub> = 0pF                                                                   | 25Mbps         | I <sub>CC1</sub>  | 2.79    | 3.62  |      |
|                                  | , , , - ,                                                                                     | Zolvinha       | I <sub>CC2</sub>  | 2.79    | 3.62  |      |
|                                  |                                                                                               | 50Mbps         | I <sub>CC1</sub>  | 4.22    | 5.46  |      |
|                                  | 50Mbps                                                                                        |                | I <sub>CC2</sub>  | 4.22    | 5.46  |      |

- (1) Supply current valid for both INC and IND HIGH for STANDBY state.
- (2) Supply current valid for at least one of INC or IND LOW for ACTIVE state.

Submit Document Feedback



## 5.15 Switching Characteristics—5V Supply (±10%)

V<sub>CC1</sub> = V<sub>CC2</sub> = 5V ±10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS                                                                                                                   | MIN | TYP  | MAX  | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | Channels A, B, E, and F. See Figure                                                                                               |     | 9    | 12   | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | 6-1                                                                                                                               |     |      | 1    | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | Channels Cand D. Cas Figure C.4                                                                                                   |     | 9    | 12   | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | Channels C and D. See Figure 6-1                                                                                                  |     |      | 1    | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                         | Channels A and B or E and F (consecutive channels in active mode)                                                                 |     |      | 1    | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(3)</sup>                                      |                                                                                                                                   |     |      | 3    | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    | Con Figure C.4                                                                                                                    |     | 2.0  | 3.5  | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                    | - See Figure 6-1                                                                                                                  |     | 2.0  | 3.5  | ns   |
| t <sub>LP_EN</sub>                  | STANDBY State (low power) enable delay time                                | Time required transition to STANDBY state once channels C and D are in the inactive and HIGH states. See Figure 6-2               | 700 | 1000 | 1400 | ms   |
| t <sub>AMS</sub>                    | ACTIVE sample time (portion of $t_{LP\_EN}$ ), either C or D going LOW     | ACTIVE sample deglitch time for<br>STANDBY state enable delay<br>time. See Figure 6-2                                             | 10  |      | 28   | μs   |
| t <sub>LPN</sub>                    | STANDBY to ACTIVE (Low power to normal) transition time                    |                                                                                                                                   | 20  |      | 52   | μs   |
| t <sub>PU_HS_CH</sub>               | Time from UVLO to valid output data on channels A, B, E, and F             |                                                                                                                                   |     |      | 120  | μs   |
| t <sub>PU_LS_CH</sub>               | Time from UVLO to valid output data on channels C and D                    |                                                                                                                                   |     |      | 100  | μs   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                            | Measured from the time $V_{\rm CC}$ goes below 2.2V if the remaining device signals require normal mode operation. See Figure 6-3 |     |      | 13.5 | μs   |
| TIE                                 | Time Interval Error                                                        | Channels A, B, E, and F. 2 <sup>16</sup> – 1 PRBS data at 50Mbps                                                                  |     | 0.08 | 2    | ns   |
| TIE                                 | THIC IIICE VALETION                                                        | Channels C and D. 2 <sup>16</sup> – 1 PRBS data at 4Mbps                                                                          |     | 0.12 | 2    | ns   |
| t <sub>JIT(RJ)</sub>                | Random jitter                                                              |                                                                                                                                   |     |      | 1    | ns   |

<sup>(1)</sup> Also known as pulse skew.

<sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



## 5.16 Switching Characteristics—3.3V Supply (±10%)

V<sub>CC1</sub> = V<sub>CC2</sub> = 3.3V ±10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS                                                                                                                   | MIN | TYP  | MAX   | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | Channels A, B, E, and F. See Figure                                                                                               |     | 9.6  | 13.75 | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | 6-1                                                                                                                               |     |      | 1     | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | 01 10 10 0 5                                                                                                                      |     | 9.6  | 13.75 | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | Channels C and D. See Figure 6-1                                                                                                  |     |      | 1     | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                         | Channels A and B or E and F (consecutive channels in active mode)                                                                 |     |      | 1     | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(3)</sup>                                      |                                                                                                                                   |     |      | 5     | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    | Con Figure C.4                                                                                                                    |     | 2.1  | 3.5   | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                    | - See Figure 6-1                                                                                                                  |     | 2.1  | 3.5   | ns   |
| t <sub>LP_EN</sub>                  | STANDBY State (low power) enable delay time                                | Time required transition to STANDBY state once channels C and D are in the inactive and HIGH states. See Figure 6-2               | 700 | 1000 | 1400  | ms   |
| t <sub>AMS</sub>                    | ACTIVE sample time (portion of $t_{LP\_EN}$ ), either C or D going LOW     | ACTIVE sample deglitch time for<br>STANDBY state enable delay<br>time. See Figure 6-2                                             | 10  |      | 28    | μs   |
| t <sub>LPN</sub>                    | STANDBY to ACTIVE (Low power to normal) transition time                    |                                                                                                                                   | 20  |      | 52    | μs   |
| t <sub>PU_HS_CH</sub>               | Time from UVLO to valid output data on channels A, B, E, and F             |                                                                                                                                   |     |      | 120   | μs   |
| t <sub>PU_LS_CH</sub>               | Time from UVLO to valid output data on channels C and D                    |                                                                                                                                   |     |      | 100   | μs   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                            | Measured from the time $V_{\rm CC}$ goes below 2.2V if the remaining device signals require normal mode operation. See Figure 6-3 |     |      | 13.5  | μs   |
|                                     | Time Interval Error                                                        | Channels A, B, E, and F. 2 <sup>16</sup> – 1 PRBS data at 50Mbps                                                                  |     | 0.06 | 2     | ns   |
| TIE                                 | THIC HICHAR ETION                                                          | Channels C and D. 2 <sup>16</sup> – 1 PRBS data at 4Mbps                                                                          |     | 0.12 | 2     | ns   |
| t <sub>JIT(RJ)</sub>                | Random jitter                                                              |                                                                                                                                   |     |      | 1     | ns   |

- (1) Also known as pulse skew.
- (2)  $t_{sk(o)}$  is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.
- (3)  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

Submit Document Feedback



## 5.17 Switching Characteristics—2.5V Supply (Minimum)

V<sub>CC1</sub> = V<sub>CC2</sub> = 2.5V min (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                  | TEST CONDITIONS                                                                                                                   | MIN | TYP  | MAX  | UNIT |
|-------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | Channels A, B, E, and F. See Figure                                                                                               |     | 11   | 17   | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | 6-1                                                                                                                               |     |      | 1.2  | ns   |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                     | 01 10 10 0 5                                                                                                                      |     | 11   | 17   | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub> | Channels C and D. See Figure 6-1                                                                                                  |     |      | 1.2  | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                         | Channels A and B or E and F (consecutive channels in active mode)                                                                 |     |      | 1    | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time <sup>(3)</sup>                                      |                                                                                                                                   |     |      | 5    | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                    | 0 5 04                                                                                                                            |     | 2.2  | 4.1  | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                    | - See Figure 6-1                                                                                                                  |     | 2.2  | 4.1  | ns   |
| t <sub>LP_EN</sub>                  | STANDBY State (low power) enable delay time                                | Time required transition to STANDBY state once channels C and D are in the inactive and HIGH states. See Figure 6-2               | 700 | 1000 | 1400 | ms   |
| t <sub>AMS</sub>                    | ACTIVE sample time (portion of $t_{LP\_{EN}}$ ), either C or D going LOW   | ACTIVE sample deglitch time for<br>STANDBY state enable delay<br>time. See Figure 6-2                                             | 10  |      | 28   | μs   |
| t <sub>LPN</sub>                    | STANDBY to ACTIVE (Low power to normal) transition time                    |                                                                                                                                   | 20  |      | 52   | μs   |
| t <sub>PU_HS_CH</sub>               | Time from UVLO to valid output data on channels A, B, E, and F             |                                                                                                                                   |     |      | 120  | μs   |
| t <sub>PU_LS_CH</sub>               | Time from UVLO to valid output data on channels C and D                    |                                                                                                                                   |     |      | 100  | μs   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                            | Measured from the time $V_{\rm CC}$ goes below 2.2V if the remaining device signals require normal mode operation. See Figure 6-3 |     |      | 13.5 | μs   |
|                                     | Time Interval Error                                                        | Channels A, B, E, and F. 2 <sup>16</sup> – 1 PRBS data at 50Mbps                                                                  |     | 0.06 | 2    | ns   |
| TIE                                 | Time interval EffOf                                                        | Channels C and D. 2 <sup>16</sup> – 1 PRBS data at 4Mbps                                                                          |     | 0.13 | 2    | ns   |
| t <sub>JIT(RJ)</sub>                | Random jitter                                                              |                                                                                                                                   |     |      | 1    | ns   |
|                                     |                                                                            |                                                                                                                                   |     |      |      |      |

<sup>(1)</sup> Also known as pulse skew.

<sup>(2)</sup>  $t_{sk(o)}$  is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup>  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



## **5.18 Insulation Characteristics Curves**



Figure 5-1. Thermal Derating Curve for Safety Limiting Current (mA) for DW-16 Package



Figure 5-2. Thermal Derating Curve for Safety Limiting Power (mW) for DW-16 Package



#### **5.19 Typical Characteristics**

## 5.19.1 Typical Characteristics: Supply Current ACTIVE state

ACTIVE state is forced with one low-speed control channel held LOW, the high-speed data and second low-speed control channel data rate is swept per the chart. Once the data-rate reaches 4Mbps, the second low-speed control channel data rate is held at 4Mbps as the high-speed data channels continue to rise until 50Mbps.



Figure 5-3. ISO6163 Supply Current vs Data Rate (With 15pF Load) for ACTIVE State



Figure 5-4. ISO6163 Supply Current vs Data Rate (With 15pF Load) for ACTIVE State

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



## 5.19.2 Typical Characteristics: High-Speed Channels (ACTIVE state)

T<sub>A</sub> = 25°C



Figure 5-7. ISO6163 Low-Level Output Voltage vs Low-Level Output Current for High-Speed Channel

Low-Level Output Current (mA)

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

**ACTIVE State** 



## 5.19.3 Typical Characteristics: Supply Current STANDBY State

STANDBY state is held with one low-speed control channel held HIGH while second channel is swept. The data rates swept are selected to avoid LOW durations longer than t<sub>AMS</sub> which transition the device to ACTIVE state.

#### Note

The high-speed channels are turned off (high impedance) in the device STANDBY state.

#### Note

For  $I_{CC1}$  and  $I_{CC2}$  at with DC signals on the low-speed control channels, please refer to the Supply Characteristics table for the supply voltage,  $V_{CC1}$  and  $V_{CC2}$ , supplied to each side of the isolator.



Figure 5-8. ISO6163 Supply Current vs Data Rate (With 15pF Load) for Low-Speed Channel in STANDBY state



Figure 5-9. ISO6163 Supply Current vs Data Rate (With No Load) for Low-Speed Channel in STANDBY state



## 5.19.4 Typical Characteristics: Low-Speed Control Channels (ACTIVE and STANDBY States)



Figure 5-10. ISO6163 Propagation Delay Time vs Free-Air Temperature for Low-Speed Control Channel



Figure 5-11. ISO6163 High-Level Output Voltage vs **High-level Output Current for Low-Speed Control** Channel



Figure 5-12. ISO6163 Low-Level Output Voltage vs Low-Level Output Current for Low-Speed Control Channel



## 5.19.5 Typical Characteristics: Undervoltage Threshold





#### **6 Parameter Measurement Information**



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50kHz, 50% duty cycle,  $t_r \leq$  3ns,  $t_f \leq$  3ns,  $Z_O = 50\Omega$ . At the input,  $50\Omega$  resistor is required to terminate Input Generator signal. The  $50\Omega$  resistor is not needed in the actual application.
- B.  $C_L = 15$ pF and includes instrumentation and fixture capacitance within ±20%.

Figure 6-1. Switching Characteristics Test Circuit and Voltage Waveforms





- A. The input pulse is supplied by a generator having the following characteristics:  $t_r \le 3$ ns,  $t_f \le 3$ ns
- B.  $C_L = 15$ pF and includes instrumentation and fixture capacitance within ±20%.
- C. Low-Speed Control Channel not under test has a HIGH input.

Figure 6-2. Low-Speed Control Channel Automatic Enable Time Test Circuit and Waveform

Submit Document Feedback





- A. C<sub>L</sub> = 15pF and includes instrumentation and fixture capacitance within ±20%.
- B. Power Supply Ramp Rate = 10mV/ns

Figure 6-3. Default Output Delay Time Test Circuit and Voltage Waveforms



A.  $C_L = 15pF$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 6-4. Common-Mode Transient Immunity Test Circuit



## 7 Detailed Description

#### 7.1 Overview

The ISO6163 family of devices transmit digital data across a silicon dioxide based isolation barrier.

The digital input signal (IN) of the device is sampled by a transmitter and at every data edge the transmitter sends a corresponding differential signal across the isolation barrier. When the input signal is static, the refresh logic periodically sends the necessary differential signal from the transmitter. On the other side of the isolation barrier, the receiver converts the differential signal into a single-ended signal which is output on the OUT pin through a buffer. If the receiver does not receive a data or refresh signal, the timeout logic detects the loss of signal or power from the input side and drives the output to the default level.

The conceptual block diagram of the digital isolator, Conceptual Block Diagram of a Digital Isolator, shows a functional block diagram of a typical channel.

#### 7.1.1 Functional Block Diagram



Figure 7-1. Conceptual Block Diagram of a Digital Isolator

#### 7.1.2 Feature Description

Table 7-1 provides an overview of the device features.

#### Table 7-1. Device Features

| PART NUMBER | CHANNEL DIRECTION |                                              | MAXIMUM DATA<br>RATE | DEFAULT OUTPUT | PACKAGE   |
|-------------|-------------------|----------------------------------------------|----------------------|----------------|-----------|
|             |                   | 2 High-Speed                                 | 50Mbps               |                |           |
| ISO6163     | Forward           | 1 Low-Speed Control with<br>Automatic Enable | 4Mbps <sup>(1)</sup> | HIGH           | Wide-SOIC |
| 1300103     | Reverse           | 2 High-Speed                                 | 50Mbps               | TilGii         | (DW-16)   |
|             |                   | 1 Low-Speed Control with<br>Automatic Enable | 4Mbps <sup>(1)</sup> |                |           |

(1) Up to 4Mbps when one low-speed control channel held low, or up to 35kbps when both low-speed control channels used for data. Data rates when both channels are used for data are limited by the data, protocol plus the t<sub>AMS</sub> ACTIVE sample time and t<sub>LP\_EN</sub> STANDBY state enable delay time.

Product Folder Links: ISO6163



#### 7.2 High-Speed Data Channels: A, B, E and F

The ISO6163 family of devices have four high-speed data channels used for clocking, data and other high data rate requirements in the system. These high-speed channels are enabled in the device ACTIVE state and turned off (high impedance) in the device STANDBY state. The device state is determined by the low-speed control channels C and D with automatic enable.

#### 7.3 Low-Speed Control Channels With Automatic Enable: C and D

The ISO6163 family of devices have two low-speed control channels (C and D channels), one in each direction, with automatic enable. These two channels control the entry and exit from STANDBY state (low power, high-speed channels turned off and high impedance) and ACTIVE state (normal operation) of the device. With one automatic enable channel in each direction, the ISO6163 device supports power up and down control in both directions such that a host MCU (SPI NCS for example) or peripheral (NINT for example) wakes up the device and system.

| Table 7-2. Device States based on Lo | w-Speed Control Channels with Automatic Enable |
|--------------------------------------|------------------------------------------------|
|--------------------------------------|------------------------------------------------|

| INC  | IND  | Device State              | Comment                                                                                                                                                                                                                                                                                                                            |
|------|------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HIGH | HIGH | STANDBY (Low Power)       | INC and IND both HIGH enables STANDBY state (low power). STANDBY is only enabled when INC and IND are static HIGH with no activity or LOW on either of the channels for longer than $t_{AMS}$ monitoring window and after the STANDBY low power reaction time $t_{LP\_EN}$ . High-speed channels A, B, E and F are high impedance. |
| LOW  | LOW  | ACTIVE (Normal Operation) | INC and IND both LOW enables all channels for ACTIVE state (normal operation).                                                                                                                                                                                                                                                     |
| LOW  | HIGH | ACTIVE (Normal Operation) | INC LOW enables all channels for ACTIVE state (normal operation).                                                                                                                                                                                                                                                                  |
| HIGH | LOW  | ACTIVE (Normal Operation) | IND LOW enables all channels for ACTIVE state (normal operation).                                                                                                                                                                                                                                                                  |

#### 7.3.1 Low-Speed Control Channels: Timing and Level Details for Automatic Enable

The low-speed control channels with automatic enable have ACTIVE state sample time and delay timer to prevent unintended entry to or exit from STANDBY state. This section explains the impact of these timing requirements on the automatic enable functionality and the maximum data rate possible in the low-speed control channels.

Both low-speed control channels, C and D, have an ACTIVE sample time,  $t_{AMS}$ , preventing noise from triggering state transitions. When at least one of the low-speed control channels, C and D, is LOW longer than the ACTIVE sample time, the device generates an ACTIVE mode request and either transitions to ACTIVE state or remains in ACTIVE state, canceling any STANDBY requests that can be generated. When the device must transition from STANDBY to ACTIVE upon an ACTIVE request, the device does so within  $t_{LPN}$  from the falling edge on one or both of the low-speed control channels.

When both low-speed control channels have been HIGH longer than the ACTIVE sample time a STANDBY request is generated. As long as an ACTIVE mode request is not generated before the STANDBY state enable delay time,  $t_{LP\_EN}$ , elapses the device transitions to STANDBY state and remains there until an ACTIVE node request is generated.

The following flowchart and figures show how the ACTIVE sample time, STANDBY state enable delay time and power up conditions impact the state of the device and the high-speed channels.





Figure 7-2. Low-Speed Control Channel Automatic Enable State Changes Flowchart



Figure 7-3. Low-Speed Control Channel Automatic Enable, Case 1 (ACTIVE to STANDBY Example)

4 Submit Document Feedback





Figure 7-4. Low-Speed Control Channel Automatic Enable, Case 2 (ACTIVE to STANDBY Example With One Canceled STANDBY Request)



Figure 7-5. Low-Speed Control Channel Automatic Enable, Case 3 (STANDBY to ACTIVE Example With One Canceled STANDBY Request)

#### 7.3.2 Low-Speed Control Channels: Considerations if Used for Data

If the low-speed data channels are used for data, the design must consider the impact of the automatic enable timing with respect to the data rate and protocol used for data to avoid unintentional device state changes.

The ACTIVE state sample time,  $t_{AMS}$ , limits the maximum data rate that can be used in the low-speed control signals.

In ACTIVE state, if at least one of the channels is held LOW, then the full data rate in the second low-speed control channel is usable. However if both channels are switching, the design must verify that at least one of the low-speed channels has a LOW longer than  $t_{AMS}$  before the minimum STANDBY state enable delay time,  $t_{LP\_EN}$  elapses to prevent the device from unintentionally transitioning to STANDBY state.

In STANDBY state, any data rate and protocol combination generating a LOW longer than  $t_{AMS}$  generate an ACTIVE request and transition the device to ACTIVE state.

## 7.3.3 Low-Speed Control Channels: Considerations During Power Up and Device Reset Events

The device takes t<sub>PU\_LS\_CH</sub> time to power up from any un-powered or brownout condition below the UVLO threshold until the low-speed control channel outputs to become valid and t<sub>PU\_LS\_CH</sub> time for the high-speed data channel outputs to be become valid.

During device power up or recovery from any reset or UVLO condition if ACTIVE state is desired, at least one of the low-speed control channels must be held LOW longer than the ACTIVE sample time,  $t_{AMS}$ , after  $t_{PU\_LS\_CH}$  to stay in ACTIVE state, or the device transitions to STANDBY state after  $t_{LP\_EN}$  time. See Section 7.3.2 for details on data use impact on device states.



#### 7.4 Device Functional Modes

Table 7-3 lists the functional modes for the ISO6163 devices.

Table 7-3. Function Table

|                                 | Table 1-0.1 unction Table |                                             |                                        |                                                               |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
|---------------------------------|---------------------------|---------------------------------------------|----------------------------------------|---------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| V <sub>CCI</sub> <sup>(1)</sup> | V <sub>cco</sub>          | Low-Speed<br>Control<br>INPUT<br>(INB, INC) | Low-Speed<br>OUTPUT<br>(OUTC,<br>OUTD) | High-Speed<br>INPUT<br>(INA, INB,<br>INE, INF) <sup>(3)</sup> | High-Speed<br>OUTPUT<br>(OUTA,<br>OUTB, OUTE,<br>OUTF) | COMMENTS                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |  |  |
|                                 |                           |                                             |                                        | Н                                                             | Н                                                      | ACTIVE (Normal Operation): A channel output, OUTx, is the                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |  |
| 5                               | 5                         |                                             | Output mirrors                         | L                                                             | L                                                      | same as the logic state of the corresponding input,INx.                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |  |  |
| PU                              | PU                        | at least one L                              | input                                  | Open                                                          | Default                                                | ACTIVE (Default mode): When INx is open, the corresponding channel output, OUTx, is at the default logic state. Default is <i>High</i> for ISO6163 and <i>Low</i> for ISO6163 with F suffix.                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |  |
| PU                              | PU                        | Both H or open                              | Output mirrors input                   | Х                                                             | Z                                                      | STANDBY (Low Power): A HIGH value of both low-speed control channels cause the high-speed channel outputs to be high-impedance.                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |  |  |
| PD                              | PU                        | x                                           | Default                                | X                                                             | Default                                                | Default mode: When $V_{\rm CCI}$ is unpowered, a channel output, OUTx, goes to the logic state based on the selected default option. Default is $\it High$ for ISO6163 and $\it Low$ for ISO6163 with F suffix. When $V_{\rm CCI}$ transitions from unpowered to powered-up, the channel output, OUTx, goes to the same logic state of the corresponding input, INx. When $V_{\rm CCI}$ transitions from powered-up to unpowered, channel output assumes the selected default state. |  |  |  |  |  |  |  |
| Х                               | PD                        | Х                                           | Undetermined                           | Х                                                             | Undetermined                                           | When $V_{CCO}$ is unpowered, a channel output is undetermined <sup>(2)</sup> . When $V_{CCO}$ transitions from unpowered to powered-up, a channel output, OUTx, goes to the same logic state of the corresponding input, INx.                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |

- (1) V<sub>CCI</sub> = Input-side V<sub>CC</sub>; V<sub>CCO</sub> = Output-side V<sub>CC</sub>; PU = Powered up (V<sub>CC</sub> ≥ 2.45V); PD = Powered down (V<sub>CC</sub> ≤ 2.09V); X = Irrelevant; H = High level; L = Low level; Z = High Impedance
- (2) The outputs are in undetermined state when  $2.09V < V_{CCI}$ ,  $V_{CCO} < 2.45V$
- (3) A strongly driven input signal can weakly power the floating V<sub>CC</sub> through an internal protection diode and cause undetermined output

#### 7.4.1 Device I/O Schematics



Submit Document Feedback



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The ISO6163 devices are high-performance, six-channel digital isolators. These devices come with 4 high-speed channels and two low-speed control channels with automatic enable controlling the high-speed outputs in normal or low-power modes. The ISO6163 devices use single-ended CMOS-logic switching technology. The supply voltage range is from 2.5V to 5.5V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . Since an isolation barrier separates the two sides, each side can be sourced independently with any voltage within recommended operating conditions allowing the device to provide level shifting in addition to isolation. As an example, supplying the ISO6163  $V_{CC1}$  with 3.3V (which is within 2.5V to 5.5V) and  $V_{CC2}$  with 5V (which is also within 2.5V to 5.5V) is possible. When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is, MCU or FPGA), and a data converter or a line transceiver, regardless of the interface type or standard.

#### 8.2 Typical Application

Figure 8-1 shows the isolated serial peripheral interface (SPI).



Figure 8-1. Isolated SPI With Automatic Enable for an Isolated Peripheral With Wake Up



## 8.2.1 Design Requirements

To design with these devices, use the parameters listed in Table 8-1.

Table 8-1. Design Parameters

| PARAMETER                                                 | VALUE        |  |  |
|-----------------------------------------------------------|--------------|--|--|
| Supply voltage, V <sub>CC1</sub> and V <sub>CC2</sub>     | 2.5V to 5.5V |  |  |
| Decoupling capacitor between V <sub>CC1</sub> and GND1    | 0.1µF        |  |  |
| Decoupling capacitor from V <sub>CC2</sub> and GND2 0.1μF |              |  |  |

## 8.2.2 Detailed Design Procedure

Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the ISO6163 family of devices only require two external bypass capacitors to operate.



Figure 8-2. Typical ISO6163 Circuit Hook-up

Submit Document Feedback



#### 8.2.3 Application Curves

The following typical eye diagrams of the ISO6163 family of devices indicates low jitter and wide open eye at the maximum data rate of 50Mbps for the high-speed channels.



Horizontal 5ns / division, Vertical 1V / division.

Figure 8-3. High-Speed Channel Eye Diagram at 50Mbps PRBS 2<sup>16</sup> – 1, 5V and 25°C



Horizontal 5ns / division, Vertical 0.5V / division.

Figure 8-4. High-Speed Channel Eye Diagram at 50Mbps PRBS 2<sup>16</sup> – 1, 3.3V and 25°C



Horizontal 5ns / division, Vertical 0.5V / division.

Figure 8-5. High-Speed Channel Eye Diagram at 50Mbps PRBS 216 - 1, 2.5V and 25°C

#### 8.3 Power Supply Recommendations

To help provide reliable operation at data rates and supply voltages, a  $0.1\mu F$  bypass capacitor is recommended at the input and output supply pins ( $V_{CC1}$  and  $V_{CC2}$ ). The capacitors must be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver. For industrial applications, please use Texas Instruments' SN6501 or SN6505B. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 Transformer Driver for Isolated Power Supplies or SN6505B-Q1 Low-noise, 1-A Transformer Drivers for Isolated Power Supplies .

#### 8.4 Layout

#### 8.4.1 Layout Guidelines

A minimum of two layers is required to accomplish a cost optimized and low EMI PCB design. To further improve EMI, a four layer board can be used (see Figure 8-7). Layer stacking for a four layer board must be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the related parasitic inductance)
  and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data
  link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.



- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100pF/inch<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane to the stack keeping the layers symmetrical. This makes the stack mechanically stable and prevents warping. The power and ground plane of each power domain can be placed closer together, thus increasing the high-frequency bypass capacitance.

For detailed layout recommendations, refer to the *Digital Isolator Design Guide*.

#### 8.4.1.1 PCB Material

For digital circuit boards operating below 150Mbps, (or rise and fall times higher than 1ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit boards. This PCB is preferred over cheaper alternatives due to the lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and self-extinguishing flammability-characteristics.

## 8.4.2 Layout Example



Figure 8-6. Layout Example

Product Folder Links: ISO6163

30





Figure 8-7. Layout Example Schematic



## 9 Device and Documentation Support

## 9.1 Documentation Support

#### 9.1.1 Related Documentation

For related documentation, see the following:

- · Texas Instruments, Digital Isolator Design Guide, application note
- Texas Instruments, Digital Isolator Design Guide, application note
- Texas Instruments, Isolation Glossary, application note
- Texas Instruments, How to use isolation to improve ESD, EFT, and Surge immunity in industrial systems, application note
- Texas Instruments, SN6501 Transformer Driver for Isolated Power Supplies, data sheet
- Texas Instruments, TPS76333 Low-Power 150-mA Low-Dropout Linear Regulators, data sheet

## 9.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 9.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 9.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 9.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 9.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 10 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE           | REVISION | NOTES           |  |  |  |  |
|----------------|----------|-----------------|--|--|--|--|
| September 2024 | *        | Initial Release |  |  |  |  |

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: ISO6163



## 11.1 Package Option Addendum

**Packaging Information** 

| ·                   |                       |              |                    |      |             |                         |                                    |                                 |              |                                      |  |
|---------------------|-----------------------|--------------|--------------------|------|-------------|-------------------------|------------------------------------|---------------------------------|--------------|--------------------------------------|--|
| Orderable<br>Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball<br>Finish <sup>(6)</sup> | MSL Peak<br>Temp <sup>(3)</sup> | Op Temp (°C) | Device<br>Marking <sup>(4) (5)</sup> |  |
| ISO6163QDWR         | ACTIVE                | SOIC         | DW                 | 16   | 2000        | Green (RoHS & no Sb/Br) | NIPDAU                             | Level-2-260C-1<br>YEAR          | 40 to 125    | ISO6163                              |  |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** Ti's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br)**: TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material).

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.



Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

34



## 11.2 Tape and Reel Information



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| AC | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| BO | Dimension designed to accommodate the component length    |
| K  | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P  | Pitch between successive cavity centers                   |
|    |                                                           |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO6163QDWR | SOIC            | DW                 | 16   | 2000 | 330.0                    | 24.4                     | 10.9       | 10.7       | 2.7        | 12.0       | 24.0      | Q1               |





| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO6163QDWR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 45.0        |

Submit Document Feedback



**DW0016B** 



## **PACKAGE OUTLINE**

## SOIC - 2.65 mm max height



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.

  4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.

www.ti.com



## **EXAMPLE BOARD LAYOUT**

0.07 MIN ALL AROUND

SOLDER MASK DEFINED

# **DW0016B**

SOIC - 2.65 mm max height

SYMM SYMM 16X (2) 16X (1.65) SEE -SEE DETAILS DETAILS 16X (0.6) SYMM SYMM R0.05 TYF R0.05 TYF (9.75)(9.3)IPC-7351 NOMINAL 7.3 mm CLEARANCE/CREEPAGE HV / ISOLATION OPTION 8.1 mm CLEARANCE/CREEPAGE LAND PATTERN EXAMPLE SCALE:4X SOLDER MASK SOLDER MASK--METAL METAL **OPENING** OPENING

NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

0.07 MAX ALL AROUND

NON SOLDER MASK DEFINED

www.ti.com

SOLDER MASK DETAILS

4221009/B 07/2016

## **EXAMPLE STENCIL DESIGN**

# **DW0016B**

SOIC - 2.65 mm max height



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  9. Board assembly site may have different recommendations for stencil design.

www.ti.com

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated