**TPLD1201-Q1**CPS304 – SEPTEMBER 2024 # TPLD1201-Q1 Automotive Programmable Logic Device with 8-GPIO #### 1 Features - Operating characteristics - Extended temperature range: -40°C to 125°C - Wide supply voltage range: 1.71V to 5.5V - Qualified for automotive applications - Configurable macro-cells - 2-, 3-, and 4-bit lookup tables - D-type flip-flops and latches with and without reset/set option - 8-bit pipe delay - Counters and delay generator - Programmable deglitch filter or edge detector - Discrete analog comparators - Voltage reference - Oscillator - Flexible digital I/O features - All digital signals can be routed to any GPIO - Digital input modes: digital in with and without Schmitt-trigger, low-voltage digital in - Digital output modes: push-pull, open-drain NMOS, tri-state - Development tools - InterConnect Studio - TPLD1201-Q1 evaluation module - TPLD programming board # 2 Applications - · Factory automation and control - · Communications equipment - · Retail automation and payment - · Test and measurement - · Pro audio, video and signage - Personal electronics - Automotive ## 3 Description The TPLD1201-Q1 is part of the TI programmable logic device (TPLD) family of devices that feature versatile programmable logic ICs with combinational logic, sequential logic, and analog blocks. TPLD provides a fully integrated, low power solution to implement common system functions, such as timing delays, voltage monitors, system resets, power sequencers, I/O expanders, and more. This device features configurable I/O structures that extends compatibility within mixed-signal environments, reducing the number of discrete components required. System designers can create circuits and configure the macro-cells, I/O pins, and interconnections by temporarily emulating the non-volatile memory or by permanently programming the one-time programmable (OTP) through InterConnect Studio. The TPLD1201-Q1 is supported by a hardware and software ecosystem with application notes, reference designs, and design examples. Visit ti.com for more information and access to design tools. #### **Device Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM) | | | |-------------|------------------------|-----------------|--|--| | TPLD1201-Q1 | DGS (VSSOP, 10) | 4.9mm × 3.0mm | | | (1) For all available packages, see the orderable addendum at the end of the datasheet. Figure 3-1. Simplified Application # **Table of Contents** | 1 Features | 1 | |--------------------------------------|----| | 2 Applications | 1 | | 3 Description | | | 4 Pin Configuration and Functions | | | 5 Specifications | 4 | | 5.1 Absolute Maximum Ratings | | | 5.2 ESD Ratings | | | 5.3 Recommended Operating Conditions | | | 5.4 Thermal Information | | | 5.5 Electrical Characteristics | 5 | | 5.6 Supply Current Characteristics | 8 | | 5.7 Switching Characteristics | | | 6 Parameter Measurement Information | 12 | | 7 Detailed Description | 16 | | 7.1 Overview | | | 7.2 Functional Block Diagram | | | 7.3 Feature Description | | | 7.4 Device Functional Modes | | | 8 Application and implementation | 42 | |-----------------------------------------------------|------| | 8.1 Application Information | 42 | | 8.2 Typical Application | | | 8.3 Power Supply Recommendations | | | 8.4 Layout | 45 | | 9 Device and Documentation Support | 47 | | 9.1 Receiving Notification of Documentation Updates | 47 | | 9.2 Support Resources | 47 | | 9.3 Trademarks | 47 | | 9.4 Electrostatic Discharge Caution | 47 | | 9.5 Glossary | 47 | | 10 Revision History | 47 | | 11 Mechanical, Packaging, and Orderable | | | Information | 47 | | 11.1 Packaging Option Addendum | . 48 | | 11.2 Tape and Reel Information | 49 | | 11.3 Mechanical Data | . 51 | | | | Submit Document Feedback # **4 Pin Configuration and Functions** Not to scale Figure 4-1. DGS Package, 10-Pin VSSOP (Top View) **Table 4-1. Pin Functions** | | PIN | | DESCRIPTION | ON | |------|-----|---------------------|-------------------------------------------------------------|-------------------------------------| | NAME | DGS | TYPE <sup>(1)</sup> | Primary function | Secondary function (if any) | | GPI | 1 | ı | General-purpose input (2) | | | IO1 | 2 | I/O | General-purpose I/O | ACMP0 IN+ | | 102 | 3 | I/O | General-purpose I/O | External VREF IN/ACMP0 or ACMP1 IN- | | 104 | 4 | I/O | General-purpose I/O with output enable (OE) <sup>(3)</sup> | ACMP1 IN+ | | GND | 5 | Р | Ground | | | 105 | 6 | I/O | General-purpose I/O | | | 106 | 7 | I/O | General-purpose I/O | | | 107 | 8 | I/O | General-purpose I/O with output enable (OE). <sup>(3)</sup> | Internal VREF OUT | | 109 | 9 | I/O | General-purpose I/O | External OSC IN | | VCC | 10 | Р | Supply voltage | | - (1) P = power, I/O = input/output, I = Input - (2) The general-purpose input (GPI) pin will sustain a high-voltage (VPP) during programming. Take special precaution with peripherals connected to this pin if performing in-system programming. - (3) The output enable (OE) connection is available through the connection mux and can be configured in InterConnect Studio. # **5 Specifications** ## **5.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage on V <sub>CC</sub> relative to GND | | -0.5 | 7 | V | | VI | Input voltage | | -0.5 | V <sub>CC</sub> + 0.5 | V | | Vo | Output voltage | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IOK</sub> | Input-output clamp current | V <sub>IO</sub> < 0 or V <sub>IO</sub> > V <sub>CC</sub> | -50 | 50 | mA | | Io | Continuous output current | $V_{\rm O}$ = 0 to $V_{\rm CC}$ | -50 | 50 | mA | | | | Push-pull 1X | | 12 | | | | Manifestory and the second of | Push-pull 2X | | 17 | mA | | IDC | Maximum average or DC current (through each pin) | Open-drain NMOS 1X | | 18 | IIIA | | | | Open-drain NMOS 2X | | 28 | | | T <sub>J</sub> | Junction temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 5.2 ESD Ratings | | | | | VALUE | UNIT | |---|----------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|------| | | V. Flectrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | | ľ | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC specification JS-002, all pins <sup>(2)</sup> | ±1500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | V <sub>CC</sub> | MIN | MAX | UNIT | |--------------------|----------------------------|--------------------------------------|-----------------|-----------------------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | | 1.71 | 5.5 | V | | VI | Input voltage | Input voltage | | 0 | V <sub>CC</sub> | V | | Vo | Output voltage | | | 0 | V <sub>CC</sub> | V | | $V_{AI}$ | | Positive input (ACMP IN+) | | 0 | V <sub>CC</sub> | | | | Analog input voltage | Negative input (ACMP IN-, Ext. VREF) | | 0.15 | 1.2 | V | | | High-level input voltage | Logic input | 1.71V to 5.5V | 0.7 × V <sub>CC</sub> | | | | ., | | Low-voltage logic input | 1.8V ± 0.09V | 0.95 | | V | | V <sub>IH</sub> | | Low-voltage logic input | 3.3V ± 0.3V | 1.2 | | V | | | | Low-voltage logic input | 5V ± 0.5V | 1.3 | | | | | | Logic input | 1.71V to 5.5V | | 0.3 × V <sub>CC</sub> | | | \ <u></u> | Low-level input voltage | Low-voltage logic input | 1.8V ± 0.09V | | 0.40 | V | | V <sub>IL</sub> | Low-level iliput voltage | Low-voltage logic input | 3.3V ± 0.3V | | 0.55 | V | | | | Low-voltage logic input | 5V ± 0.5V | | 0.65 | | | | | | 1.8V ± 0.09V | | 8 | | | F <sub>(EXT)</sub> | External Oscillator Freque | ncy | 3.3V ± 0.3V | | 8 | MHz | | , | | | 5V ± 0.5V | | 8 | | Submit Document Feedback | | | V <sub>cc</sub> | MIN | MAX | UNIT | |----------------|---------------------|-----------------|-----|-----|------| | T <sub>A</sub> | Ambient temperature | | -40 | 125 | °C | ## **5.4 Thermal Information** | | | TPLD1201 | | |------------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | DGS (VSSOP) | UNIT | | | | 10-PIN | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 152.7 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 60.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 88.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 4.8 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 87.2 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 5.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMET | ER | TEST<br>CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------------------|------------------------------------------------|----------------------------------------------------|-----------------|------|------|------|------| | Supply | and Power-on Reset | | | | | | | | | V <sub>PORR</sub> | Power-on reset voltage, V | Power-on reset voltage, V <sub>CC</sub> rising | | 1.71V to 5.5V | 1.30 | 1.31 | 1.35 | V | | V <sub>PORF</sub> | Power-on reset voltage, V | <sub>CC</sub> falling | $V_I = V_{CC}$ or $GND$ , $I_O = 0$ | 1.71V to 5.5V | 1.25 | 1.27 | 1.30 | V | | t <sub>SU</sub> | Startup time | | from V <sub>CC</sub> rising past V <sub>PORR</sub> | 1.71V to 5.5V | | 270 | | μs | | $V_{PP}$ | Programming voltage | | | | 7.5 | 8 | 8.5 | V | | Digital | IO | | | | | | | | | | Positive-going input threshold voltage | Logic Input with Schmitt<br>Trigger | | 1.8V ± 0.09V | 0.94 | | 1.27 | | | $V_{T+}$ | | | | 3.3V ± 0.3V | 1.55 | | 2.17 | V | | | | | | 5V ± 0.5V | 2.21 | | 3.19 | | | | | | | 1.8V ± 0.09V | 0.58 | | 0.94 | | | $V_{T-}$ | Negative-going input threshold voltage | | | 3.3V ± 0.3V | 1.1 | | 1.79 | V | | | unosnoid voltago | mgger | | 5V ± 0.5V | 1.63 | | 2.7 | | | | | | | 1.8V ± 0.09V | 0.25 | | 0.47 | | | $V_{HYS}$ | Schmitt trigger hysteresis $(V_{T+} - V_{T-})$ | Logic Input with Schmitt Trigger | | 3.3V ± 0.3V | 0.33 | | 0.54 | V | | | (v <sub>T+</sub> - v <sub>T-</sub> ) | Ingger | | 5V ± 0.5V | 0.42 | , | 0.66 | | | V <sub>HYS</sub> | GPI Hysteresis Voltage | Hysteresis voltage applicable to the IN0 | | 1.71V to 5.5V | | | 0.2 | V | | | PARAMET | ER | TEST<br>CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------|----------------------------------------|---------------------------------------------|------------------------------|------|----------------|-----------------|------| | | | Push-pull 1X or Open-<br>drain PMOS 1X | I - 100uA | 1.68<br>1.8V ± 0.09V<br>1.69 | | | | | | | | Push-pull 2X or Open-<br>drain PMOS 2X | - I <sub>OH</sub> = -100μA | 1.6V ± 0.09V | 1.69 | | | | | \ | High lovel subsubvelless | Push-pull 1X or Open-<br>drain PMOS 1X | | 2 2 4 + 0 2 4 | 2.60 | | | V | | V <sub>OH</sub> | High-level output voltage | Push-pull 2X or Open-<br>drain PMOS 2X | I <sub>OH</sub> = -3mA | 3.3V ± 0.3V | 2.75 | | | V | | | | Push-pull 1X or Open-<br>drain PMOS 1X | l - 5mΛ | 5\/ + 0 5\/ | 3.99 | | | | | | | Push-pull 2X or Open-<br>drain PMOS 2X | I <sub>OH</sub> = -5mA | 5V ± 0.5V | 4.16 | | | | | | | Push-pull 1X | | | | | 0.01 | | | | | Push-pull 2X | 100 1 | 4.014 - 0.0014 | | | 0.01 | | | | | Open-drain NMOS 1X | I <sub>OL</sub> = 100μA | 1.8V ± 0.09V | | | 0.01 | | | | | Open-drain NMOS 2X | | | | | 0.01 | | | | | Push-pull 1X | | | | | 0.1 | | | . , | | Push-pull 2X | | | | | 0.1 | ., | | $V_{OL}$ | Low-level output voltage | Open-drain NMOS 1X | I <sub>OL</sub> = 3mA | $3.3V \pm 0.3V$ | | | 0.1 | V | | | | Open-drain NMOS 2X | | | | | 0.1 | | | | | Push-pull 1X | | | | | 0.12 | | | | | Push-pull 2X | | | | | 0.12 | | | | | Open-drain NMOS 1X | I <sub>OL</sub> = 5mA | 5V ± 0.5V | | | 0.12 | | | | | Open-drain NMOS 2X | | | | | 0.12 | | | I <sub>OZ</sub> | Off-state (high-Z state) output current | 101, 102, 105, 106, 109 | V <sub>O</sub> = 0 to 5.5V | | | | | μΑ | | | | | | 1.8V ± 0.09V | | | 5 | | | F <sub>OUT</sub> | Max output frequency <sup>(1)</sup> | Push-pull 1X or Push-pull 2X | 15pF Load<br>capacitance | 3.3V ± 0.3V | | | 12 | MHz | | | | | | 5V ± 0.5V | | | 12 | | | | | | | | | 1 | | ΜΩ | | R <sub>pu(int)</sub> | Internal pull-up resistance | | | | | 100 | | kΩ | | | | | | | | 10 | | kΩ | | | | | | | | 1 | | ΜΩ | | R <sub>pd(int)</sub> | Internal pull-down resistar | nce | | | | 100 | | kΩ | | | | | | | | 10 | | kΩ | | Cı | Input pin capacitance | each input pin | $V_I = V_{CC}$ or GND | 1.71V to 5.5V | | 1.2 | | pF | | C <sub>IO</sub> | Input-output pin capacitance | each I/O pin | V <sub>IO</sub> = V <sub>CC</sub> or<br>GND | 1.71V to 5.5V | | 2.0 | | pF | | Analog | Comparator | | | | | | | | | t <sub>start</sub> | Start time | ACMP power on delay | Bandgap always on | 1.71V to 5.5V | | 150 | | μs | | V <sub>AI</sub> | Input voltage | Positive input | | 1.71V to 5.5V | 0 | V <sub>C</sub> | V <sub>CC</sub> | V | | ▼ AI | input voitage | Negative input | | 1.7 1 0 0 3.3 0 | 0 | | 1.2 | v | | | | T <sub>A</sub> = 25°C | V <sub>HYS</sub> = 0 mV, | | -6 | | 6 | | | V <sub>offset</sub> | Input offset voltage | -40°C < T <sub>A</sub> ≤ 125°C | Gain = 1,<br>VREF= 50mV -<br>1200mV | 1.71V to 5.5V | -7 | | 7 | mV | Submit Document Feedback | | PARAME | TER | TEST<br>CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |--------------------------|----------------------------|------------------------------------|-----------------------------------------------------------------|-----------------|-------------|----------|-------------|-------| | dV <sub>IO</sub> /d<br>T | Input offset voltage drift | -40°C < T <sub>A</sub> ≤ 125°C | V <sub>HYS</sub> = 0 mV,<br>Gain = 1,<br>VREF= 50mV -<br>1200mV | 1.71V to 5.5V | | ±7 | | μV/°C | | I <sub>B</sub> | Input bias current | | | | | | 1 | μA | | C <sub>ID</sub> | Input capacitance, differe | ntial | | | | 3 | | pF | | C <sub>IM</sub> | Input capacitance, comm | on mode | | | | 3 | | pF | | | | | Low to High,<br>Low bandwidth<br>enabled | | 2.5 | | | | | PROP | Propagation delay, | Gain = 1,<br>Vref = 50mV - 1200mV, | High to Low<br>Low bandwidth<br>enabled | - 1.71V to 5.5V | 2.5 | | | II.e | | FROF | response time | Overdrive = 50mV | Low to High,<br>Low bandwidth<br>disabled | 1.710 to 3.50 | 0.25 | | | μs | | | | | High to Low<br>Low bandwidth<br>disabled | | 0.25 | | | | | Analog | Comparator - Hysteresis | )<br>} | | | | | | | | | Built-in hysteresis | V <sub>HYS</sub> = 25mV | T <sub>A</sub> = 25°C<br>-40°C to 125°C | | 20<br>18.75 | 25<br>25 | 30<br>31.25 | | | | | | T <sub>A</sub> = 25°C | 1 | 40 | 50 | 60 | mV | | $V_{HYS}$ | | V <sub>HYS</sub> = 50mV | -40°C to 125°C | 1.71V to 5.5V | 37.5 | 50 | 62.5 | | | | | ., | T <sub>A</sub> = 25°C | | 160 | 200 | 240 | | | | | V <sub>HYS</sub> = 200mV | -40°C to 125°C | | 150 | 200 | 250 | | | Analog | Comparator - Input Gain | | | | | | | | | | | Gain = 0.5 | | | | 1 | | | | $R_{\text{sin}}$ | Series input resistance | Gain = 0.33 | | 1.71V to 5.5V | | 0.75 | | ΜΩ | | | | Gain = 0.25 | | | | 1 | | | | | | Gain = 0.5 | | | -1 | | 1 | | | $G_{err}$ | Gain error | Gain = 0.33 | | 1.71V to 5.5V | -1.5 | | 1.5 | % | | | | Gain = 0.25 | | ] | -2 | | 2 | | | Voltage | Reference | | | ' | | | | | | | | T <sub>A</sub> = 25°C | VREF = 150mV | | -10.2 | 1 | 10.2 | | | | | -40°C < T <sub>A</sub> ≤ 125°C | - 300mV | | -11 | 1 | 11 | - | | | | T <sub>A</sub> = 25°C | VREF = 350mV | 1 | -5 | 0.9 | 5 | | | | | –40°C < T <sub>A</sub> ≤ 125°C | - 600mV | | -5.5 | 0.9 | 5.5 | | | VREF | VREF error | T <sub>A</sub> = 25°C | VREF = 650mV | 1.71V to 5.5V | -3.3 | 0.9 | 3.3 | % | | | | -40°C < T <sub>A</sub> ≤ 125°C | - 1000mV | | -4.3 | 0.9 | 4.3 | | | | | T <sub>A</sub> = 25°C | VREF = | 1 | -3 | 0.85 | 3 | | | | | -40°C < T <sub>A</sub> ≤ 125°C | 1050mV -<br>1200mV | | -5 | 0.85 | 5 | | | | PARAM | ETER | TEST<br>CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------|---------------------|--------------------------------|---------------------------------------------------------------|-----------------|------|------|-----|--------| | | | T <sub>A</sub> = 25°C | VREF = 150mV | | -3.1 | 1 | 3.1 | | | | | –40°C < T <sub>A</sub> ≤ 125°C | - 300mV | | -4.3 | 1 | 4.3 | | | | | T <sub>A</sub> = 25°C | VREF = 350mV<br>- 600mV<br>VREF = 650mV<br>- 1000mV<br>VREF = | | -3 | 0.95 | 3 | | | | | –40°C < T <sub>A</sub> ≤ 125°C | | 1.71V to 5.5V | -4 | 0.95 | 4 | % | | VREF | Internal VREF error | T <sub>A</sub> = 25°C | | | -2.5 | 0.9 | 2.5 | | | | | –40°C < T <sub>A</sub> ≤ 125°C | | | -4 | 0.9 | 4 | | | | | T <sub>A</sub> = 25°C | | | -2.3 | 0.85 | 2.3 | | | | | -40°C < T <sub>A</sub> ≤ 125°C | 1050mV -<br>1200mV | | -3.7 | 0.85 | 3.7 | | | I <sub>LOAD</sub> | Output Current | | | 1.71V to 5.5V | | | 500 | μΑ | | dV <sub>OUT</sub> /<br>dT | | | | 1.71V to 5.5V | | | 550 | ppm/°C | | dV <sub>OUT</sub> /<br>dI <sub>LOAD</sub> | | | | 1.71V to 5.5V | | 0.1 | 1 | mV/μA | <sup>(1)</sup> Open drain switching performance will be limited by pull-up resistors used # **5.6 Supply Current Characteristics** $T_{\Lambda} = 25^{\circ}C$ (unless otherwise noted) | | | | TEST | V <sub>CC</sub> = 1 | .8V ± 0 | .09V | V <sub>CC</sub> = | 3.3V ± | 0.3V | V <sub>CC</sub> : | = 5V ± 0 | .5V | | | |-----------------|----------------------|-----------------------------------------------|----------------------------------------------------------------------|---------------------|---------|------|-------------------|--------|------|-------------------|----------|-----|------|--| | | PARA | AMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | Stand | dby | | | | | 1 | · | | | | | | | | | I <sub>CC</sub> | Quiescent<br>current | | Inputs = static, Outputs = open, I <sub>O</sub> = 0, OSC powered off | | 3.41 | | | 3.66 | | | 4.00 | | μΑ | | | Oscil | lator | | | | | | | | | | | | | | | | | | Predivide = 1 | | 3.21 | | | 5.24 | | | 13.2 | | | | | | | OSC0 enabled:<br>25kHz | Predivide = 2 | | 3.14 | | | 5.17 | | | 13.2 | | | | | | | ZJKI IZ | Predivide = 4 | | 3.08 | | | 5.11 | | | 13.1 | | | | | 1 | Quiescent | | Predivide = 8 | | 3.08 | | | 5.11 | | · | 13.1 | | μА | | | I <sub>CC</sub> | current | | Predivide = 1 | | 42.9 | | | 56.0 | | | 104.0 | | | | | | | OSC0 enabled: 2MHz | Predivide = 2 | | 35.9 | | | 49.0 | | | 97.0 | | | | | | | | Predivide = 4 | | 32.5 | | | 45.6 | | | 93.6 | | | | | | | | Predivide = 8 | | 30.7 | | | 43.8 | | | 91.8 | | | | | Analo | og Comparator | | , | | | • | | | | | | | | | | I <sub>cc</sub> | Quiescent<br>current | Discrete analog comparator (ACMP) | External<br>VREF,<br>IN+ = 0V | | 25.0 | | | 26.6 | | | 27.6 | | μA | | | Current | | Discrete analog Additional acomparator (ACMP) | | 4.26 | | 4.08 | | | 4.23 | | | | | | | Volta | ge Reference | | | | | | | | | | | | | | | I <sub>CC</sub> | Quiescent current | Voltage reference<br>(VREF) | | | 16.3 | | | 16.7 | | | 17.3 | | μΑ | | Submit Document Feedback # 5.7 Switching Characteristics The = 25°C (unless otherwise noted) | | | PARAMETER | V <sub>cc</sub> | MIN TYP | MAX | UNIT | | |-----------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------|-----|------|--| | Digita | I IO | | | | | | | | <del>_</del> | | Digital input without Schmitt trigger to Push-pull output - Rising | 1.8V ± 0.09V | 34.9 | | | | | | | Digital input without Schmitt trigger to Push-pull output - Falling | 1.87 1 0.097 | 30.8 | | | | | ٠. | Delay | Digital input without Schmitt trigger to Push-pull output - Rising | -3.3V ± 0.3V | 20.3 | | ns | | | t <sub>pd</sub> | Delay | Digital input without Schmitt trigger to Push-pull output - Falling | 3.37 1 0.37 | 20.7 | | | | | | | Digital input without Schmitt trigger to Push-pull output - Rising | 5V ± 0.5V | 16.4 | | | | | | | Digital input without Schmitt trigger to Push-pull output - Falling | - 3V ± 0.3V | 17.7 | | | | | | | Digital input with Schmitt trigger to Push-pull output - Rising | - 1.8V ± 0.09V | 38.6 | | | | | | | Digital input with Schmitt trigger to Push-pull output - Falling | | 32.8 | | | | | <b>.</b> | Dolov | Digital input with Schmitt trigger to Push-pull output - Rising | -3.3V ± 0.3V | 22.6 | | no | | | t <sub>pd</sub> | Delay | Digital input with Schmitt trigger to Push-pull output - Falling | 3.3V ± 0.3V | 21.5 | | ns | | | | | Digital input with Schmitt trigger to Push-pull output - Rising | - 5V ± 0.5V | 18.3 | | | | | | | Digital input with Schmitt trigger to Push-pull output - Falling | - 3V ± 0.3V | 18.0 | | | | | | | Low-voltage digital input to Push-pull output - Rising | 4.0)/ + 0.00)/ | 30.5 | | | | | | | Low-voltage digital input to Push-pull output - Falling | 1.8V ± 0.09V | 33.3 | | | | | | | Low-voltage digital input to Push-pull output - Rising | output - Rising 3.3V ± 0.3V | | | ns | | | t <sub>pd</sub> | Delay | Delay Low-voltage digital input to Push-pull output - Falling 3. | | 22.3 | | | | | | | Low-voltage digital input to Push-pull output - Rising | | 14.0 | | | | | | | Low-voltage digital input to Push-pull output - Falling | 5V ± 0.5V | 19.9 | | | | | | | Digital input without Schmitt trigger to Open drain NMOS output - Rising | 1.01/ . 0.001/ | 50.6 | | | | | | | Digital input without Schmitt trigger to Open drain NMOS output - Falling | 1.8V ± 0.09V | 25.9 | | | | | | Delevi | Digital input without Schmitt trigger to Open drain NMOS output - Rising | 2 2)/ + 0 2)/ | 21.6 | | | | | t <sub>pd</sub> | Delay | Digital input without Schmitt trigger to Open drain NMOS output - Falling | 3.3V ± 0.3V | 16.8 | | ns | | | | | Digital input without Schmitt trigger to Open drain NMOS output - Rising | 5V + 0 5V | 14.2 | | | | | | | Digital input without Schmitt trigger to Open drain NMOS output - Falling | | 14.0 | | | | | | | | 1.8V ± 0.09V | 45.2 | | | | | t <sub>pd</sub> | Delay | Output enable from pin, OE, Hi-Z to 1 - Rising | 1.8V ± 0.09V | 27.7 | | ns | | | | | | 3.3V ± 0.3V | 22.7 | | | | | | | | 3.3V ± 0.3V | 43.2 | | | | | t <sub>pd</sub> | Delay | Output enable from pin, OE, Hi-Z to 0 - Falling | 5V ± 0.5V 20.6 | | | ns | | | | | 5 apar | | 20.6 | | | | | | | PARAMETER | V <sub>cc</sub> | MIN TYP | MAX | UNIT | | |---------|--------------------|-----------------------------------------|------------------|---------|------|------|--| | | | 2-bit LUT - Rising | 4 0) / + 0 00) / | 1.14 | | | | | | | 2-bit LUT - Falling | 1.8V ± 0.09V | 1.32 | | | | | | Dalas | 2-bit LUT - Rising | 0.01/ . 0.01/ | 1.14 | | | | | pd | Delay | 2-bit LUT - Falling | $3.3V \pm 0.3V$ | 1.31 | | ns | | | | | 2-bit LUT - Rising | 5)/ . 0 5)/ | 1.16 | | | | | | | 2-bit LUT - Falling | 5V ± 0.5V | 1.35 | | | | | | | 3-bit LUT - Rising | 4.0)/ + 0.00)/ | 1.31 | 1.31 | | | | | | 3-bit LUT - Falling | 1.8V ± 0.09V | 1.53 | | | | | | Dolov | 3-bit LUT - Rising | 2 2)/ + 0 2)/ | 1.31 | | | | | pd | Delay | 3-bit LUT - Falling | 3.3V ± 0.3V | 1.53 | | ns | | | | | 3-bit LUT - Rising | 5)/ . 0 5)/ | 1.31 | | | | | | | 3-bit LUT - Falling | 5V ± 0.5V | 1.53 | | | | | | | 4-bit LUT - Rising | 4.0)/ . 0.00)/ | 1.53 | | | | | | | 4-bit LUT - Falling | 1.8V ± 0.09V | 1.86 | | | | | | | 4-bit LUT - Rising | 0.01/ . 0.01/ | 1.53 | | | | | pd | Delay | 4-bit LUT - Falling | $3.3V \pm 0.3V$ | 1.86 | | ns | | | | | 4-bit LUT - Rising | 5)/ . 0 5)/ | 1.53 | | | | | | | 4-bit LUT - Falling | 5V ± 0.5V | 1.86 | | | | | | | Latch with nRST/nSET - Rising | 4 0) ( + 0 00) ( | 1.58 | | | | | | | Latch with nRST/nSET - Falling | $1.8V \pm 0.09V$ | 1.58 | | | | | | | Latch with nRST/nSET - Rising | | 1.58 | | | | | pd | Delay | Latch with nRST/nSET - Falling | $3.3V \pm 0.3V$ | 1.58 | | ns | | | | | Latch with nRST/nSET - Rising | | 1.58 | | 1 | | | | | Latch with nRST/nSET - Falling | 5V ± 0.5V | 1.58 | 1.58 | | | | Count | er/Delay | - | I | | | | | | | | CNT/DLY - Rising | | 2.21 | | | | | | | CNT/DLY - Falling | 1.8V ± 0.09V | 2.01 | | _ | | | | | CNT/DLY - Rising | | 2.21 | | | | | pd | Delay | CNT/DLY - Falling | $3.3V \pm 0.3V$ | 2.01 | | ns | | | | | CNT/DLY - Rising | | 2.21 | | | | | | | CNT/DLY - Falling | 5V ± 0.5V | 2.01 | | | | | Oscilla | ator | | l . | | | | | | | | | 1.8V ± 0.09V | -5 | 5 | | | | err | Oscillator | OSC025 kHz | 3.3V ± 0.3V | -5 | 5 | % | | | | frequency error | | 5V ± 0.5V | -5 | 5 | | | | | | | 1.8V ± 0.09V | -5 | 5 | | | | err | Oscillator | OSC0 2MHz | 3.3V ± 0.3V | -5 | 5 | % | | | CII | frequency error | | 5V ± 0.5V | -5 | 5 | | | | | | | 1.8V ± 0.09V | 32.7 | | | | | d_osc | Oscillator startup | OSC0 25 kHz (Auto power on) | 3.3V ± 0.3V | 33.1 | | μs | | | 50 | delay | delay OSC0 25 kHz (Auto power on) | 5V ± 0.5V | 33.4 | | r-c | | | | | | 1.8V ± 0.09V | 4.5 | | | | | d_osc | Oscillator startup | OSC0 2MHz (Auto power on) | 3.3V ± 0.3V | 4.9 | | μs | | | u_0s0 | delay | , , , , , , , , , , , , , , , , , , , , | 5V ± 0.5V | 5.2 | | I | | | | | | 3. 20.01 | J | | | | Submit Document Feedback T<sub>A</sub> = 25°C (unless otherwise noted) | | | PARAMETER | V <sub>CC</sub> | MIN TYP | MAX | UNIT | | |----------------------|----------------------------------|-----------------------------------------------------------|-----------------|---------|-----|--------------|--| | | | | 1.8V ± 0.09V | 1 | | | | | t <sub>set_osc</sub> | Oscillator startup settling time | OSC0 25kHz (Auto power on) | 3.3V ± 0.3V | 1 | | μs | | | | Setting time | | 5V ± 0.5V | 1 | | | | | | | | 1.8V ± 0.09V | 7 | | | | | t <sub>set_osc</sub> | Oscillator startup settling time | OSC0 2MHz (Auto power on) | 3.3V ± 0.3V | 7 | | μs | | | | Sound and | | 5V ± 0.5V | 7 | | | | | t <sub>d_err</sub> | Delay error | OSC (Forced power on) | 1.71V to 5.5V | 0 | 1 | CLK<br>cycle | | | Progran | nmable Filter | 1 | | | | | | | | | | 1.8V ± 0.09V | 154.0 | | | | | | Pulse width, 1 cell | width, 1 PFLT mode: (any) edge detect, edge detect output | | 157.3 | | ns | | | | Cell | | 5V ± 0.5V | 158.7 | | | | | | | | | 256.2 | | | | | | Pulse width, 2 cells | PFLT mode: (any) edge detect, edge detect output | 3.3V ± 0.3V | 259.7 | | ns | | | | Cells | | 5V ± 0.5V | 260.8 | | | | | t <sub>pflt_pw</sub> | | | 1.8V ± 0.09V | 356.2 | | | | | | Pulse width, 3 cells | PFLT mode: (any) edge detect, edge detect output | 3.3V ± 0.3V | 360.3 | | ns | | | | | | 5V ± 0.5V | 361.5 | | | | | | | | 1.8V ± 0.09V | 455.3 | | ns | | | | Pulse width, 4 cells | PFLT mode: (any) edge detect, edge detect output | 3.3V ± 0.3V | 459.6 | | | | | | 00113 | | 5V ± 0.5V | 461.4 | | | | | | | | 1.8V ± 0.09V | 22.0 | | | | | t <sub>pflt_pd</sub> | Delay, any cells | PFLT mode: (any) edge detect, edge detect output | 3.3V ± 0.3V | 21.4 | | ns | | | | | | 5V ± 0.5V | 21.3 | | | | | | | | 1.8V ± 0.09V | 176.0 | | | | | | Delay, 1 cell | PFLT mode: both edge delay (shared macrocell inputs) | 3.3V ± 0.3V | 178.7 | | ns | | | | | | 5V ± 0.5V | 180.0 | | | | | | | | 1.8V ± 0.09V | 278.2 | | | | | | Delay, 2 cells | PFLT mode: both edge delay (shared macrocell inputs) | 3.3V ± 0.3V | 281.1 | | ns | | | | | | 5V ± 0.5V | 282.1 | | | | | t <sub>pflt_d</sub> | | | 1.8V ± 0.09V | 378.2 | | | | | | Delay, 3 cells | PFLT mode: both edge delay (shared macrocell inputs) | 3.3V ± 0.3V | 281.7 | | ns | | | | | | 5V ± 0.5V | 382.8 | | | | | | | | 1.8V ± 0.09V | 477.3 | | | | | | Delay, 4 cells | PFLT mode: both edge delay (shared macrocell inputs) | 3.3V ± 0.3V | 481.0 | | ns | | | | | | 5V ± 0.5V | 482.7 | | ļ | | Product Folder Links: TPLD1201-Q1 ## **6 Parameter Measurement Information** **SDA LOAD CONFIGURATION** **VOLTAGE WAVEFORMS** | BYTE | DESCRIPTION | |------|--------------------------| | 1 | I <sup>2</sup> C address | | 2, 3 | P-port data | - A. $C_L$ includes probe and jig capacitance. toof is measured with $C_L$ of 10 pF or 400 pF. - B. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50 \Omega$ , $t_r/t_f \leq 30$ ns. - C. All parameters and waveforms are not applicable to all devices. Figure 6-1. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms Submit Document Feedback #### INTERRUPT LOAD CONFIGURATION - A. C<sub>L</sub> includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0$ = 50 $\Omega$ , $t_r/t_f \leq$ 30 ns. - C. All parameters and waveforms are not applicable to all devices. Figure 6-2. Interrupt Load Circuit and Voltage Waveforms P-PORT LOAD CONFIGURATION WRITE MODE $(R/\overline{W} = 0)$ - A. C<sub>L</sub> includes probe and jig capacitance. - B. $t_{pv}$ is measured from 0.7 × $V_{CC}$ on SCL to 50% I/O (Pn) output. - C. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_r/t_f \leq$ 30 ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. All parameters and waveforms are not applicable to all devices. Figure 6-3. P-Port Load Circuit and Timing Waveforms Submit Document Feedback **SDA LOAD CONFIGURATION** #### P-PORT LOAD CONFIGURATION - A. $C_L$ includes probe and jig capacitance. - B. All inputs are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_0 = 50 \Omega$ , $t_r/t_f \leq$ 30 ns. - C. The outputs are measured one at a time, with one transition per measurement. - D. I/Os are configured as inputs. - E. All parameters and waveforms are not applicable to all devices. Figure 6-4. Reset Load Circuits and Voltage Waveforms # 7 Detailed Description #### 7.1 Overview The TPLD1201-Q1 is part of the TI programmable logic device (TPLD) family of devices that feature versatile programmable logic ICs with combinational logic, sequential logic, and analog blocks to provide an integrated, compact, low power solution to implement common system functions. The TPLD1201-Q1 has one GPI and seven GPIOs that can be configured as a digital input, digital output, digital input or output, or analog input or output. The TPLD1201-Q1 has a system of interconnects, further referred to as the connection mux, to configure the routing of internal macro-cells and I/O pins. Each connection mux input is hardwired to a specific digital macro-cell output, such as digital I/O, lookup tables, and analog comparator outputs. The connection mux allows each of the digital inputs to only connect to one output so that bus contention does not occur. The TPLD1201-Q1 features the following macro-cells: - · Configurable use logic blocks: - Two 2-bit lookup tables (LUT) - Two 3-bit LUTs - Two 2-bit LUTs or D-type flip-flops (DFF) or latches - Two 3-bit LUTs or DFF or latches with reset/set option - One 3-bit LUT or Pipe delay - One 4-bit LUT or 8-bit counter (CNT) or delay generator (DLY) - Three 8-bit CNT/DLYs - One programmable deglitch filter (PFLT) or edge detector (EDET) - One oscillator (OSC) to generate either a 25kHz or 2MHz clock - Two analog comparators (ACMP) - Voltage reference (VREF) with option to output to analog IO The InterConnect Studio software environment enables a simple drag-and-drop interface to build custom circuit designs and configure the macro-cells, I/O pins, and interconnections. In addition to circuit creation, InterConnect Studio has the ability to simulate digital and analog functionality to verify designs and provide a typical power consumption estimate. Once circuit designs are finalized, InterConnect Studio can temporarily emulate the design in the non-volatile memory or permanently program the one-time programmable (OTP). The OTP can be locked to prevent readback of its contents. Submit Document Feedback ## 7.2 Functional Block Diagram Figure 7-1. TPLD1201-Q1 Functional Block Diagram ## 7.3 Feature Description #### 7.3.1 I/O Pins TPLD1201-Q1 has one input and seven multifunction I/O pins. GPIO pins can function as either a user defined input, output, or a special function. Input modes: The following options are available when configuring pins as an input: - Digital input without Schmitt-trigger - Digital input with Schmitt-trigger - Low-voltage digital input The low-voltage digital input has lower $V_{IH}/V_{IL}$ specifications than the digital input without Schmitt trigger. This allows for up-translation from any voltage domain lower than $V_{CC}$ that meets the low-voltage digital input $V_{IH}$ and $V_{IL}$ specifications. The following pins also have the option to function a special function: - IO9: external clock input - IO1: positive input of analog comparator 0 - IO2: negative input of analog comparators - IO4: positive input of analog comparator 1 - · IO7: internal voltage reference output **Output modes**: The following options are available with programmable drive strength when configuring pins as an output: - 1x push-pull output - 2x push-pull output - 1x open-drain NMOS output - · 2x open-drain NMOS output - 1x open-drain PMOS output - 2x open-drain PMOS output **Pull-Up or Pull-Down Resistors**: All I/O pins have the option of user-selectable resistors that can be connected to the pin structure. The selectable values on these resistors are $10k\Omega$ , $100k\Omega$ and $1M\Omega$ . The internal resistors can be configured as either pull-up or pull-down. When designing in InterConnect Studio, any pin left unused in a design are configured with a $1M\Omega$ pull-down by default. Furthermore, following a power-on event, all ports are in a Hi-Z state until the power-on reset sequence has completed. Table 7-1. Pin Configuration Options | GPIO | IO Selection | OE | IO Options | Resistor | Resistor Value | |------|---------------|----|-----------------------------------------------------------|-----------|----------------| | | PIN not used | _ | _ | Pull-Down | 1ΜΩ | | | | | Digital in with Schmitt trigger Low-voltage digital input | Floating | _ | | IN0 | Digital input | | | | 10kΩ | | | Digital input | 0 | | Pull-Down | 100kΩ | | | | | | | 1ΜΩ | NOTE: GPI/IN0 also has the option to reset the chip while powered on. Unlike POR, External Reset affects only GPI, LUTs, DLY, OSC, DFFs, Latches, Pipe Delay, Matrix, and GPO. NVM remains in its previous state. Users may select whether the External Reset is Disabled, Level sensitive, or Edge triggered. When Level sensitive is selected, if the input is High, then the device is in reset mode where all internal devices are reset. When this pin goes Low, then the device will begin the reset power on sequence. When *Edge triggered* is selected, the edge detector can be configured to Rising edge or Falling edge, and an edge on GPI/IN0 resets the device and begins the reset power on sequence. Product Folder Links: TPLD1201-Q1 **Table 7-1. Pin Configuration Options (continued)** | GPIO | IO Selection | OE | IO Options | Resistor | Resistor Value | |----------|----------------------|----|-----------------------------------------------------------|-----------|----------------| | | Pin not used | _ | _ | Pull Down | 1ΜΩ | | | | | Digital in without Schmitt trigger | Floating | _ | | | | | Digital in with Schmitt trigger Low-voltage digital input | | 10kΩ | | | | | Low-voltage digital input | Pull-Up | 100kΩ | | | Digital input | 0 | | | 1ΜΩ | | | | | | | 10kΩ | | | | | | Pull-Down | 100kΩ | | | | | | | 1ΜΩ | | | Digital output | | Push-pull (1X, 2X) | Floating | _ | | | | | Open-drain NMOS (1X, 2X) | Floating | _ | | | | | Open-drain PMOS (1X, 2X) | | 10kΩ | | | | 1 | | Pull-Up | 100kΩ | | | | | | | 1ΜΩ | | | | | | | 10kΩ | | | | | | Pull-Down | 100kΩ | | IO1, IO2 | | | | | 1ΜΩ | | | | 0 | Analog input | _ | _ | | | | | Open-drain NMOS (1X, 2X) | Floating | _ | | | | | | | 10kΩ | | | Digital input/output | | | Pull-Up | 100kΩ | | | Digital Input/output | 1 | | | 1ΜΩ | | | | | | | 10kΩ | | | | | | Pull-Down | 100kΩ | | | | | | | 1ΜΩ | | | | | Analog input/output | Floating | _ | | | | | | | 10kΩ | | | | | | Pull-Up | 100kΩ | | | Analog input/output | _ | | | 1ΜΩ | | | | | | | 10kΩ | | | | | | Pull-Down | 100kΩ | | | | | | | 1ΜΩ | Product Folder Links: TPLD1201-Q1 **Table 7-1. Pin Configuration Options (continued)** | GPIO | IO Selection | OE | IO Options | Resistor | Resistor Value | |-----------|----------------------|-----|-----------------------------------------------------------------------------------------|-------------------------------------------|----------------| | | Pin not used | _ | _ | Pull-Down | 1ΜΩ | | | | | Digital in without Schmitt trigger | Floating | _ | | | | | Digital in with Schmitt trigger Low-voltage digital input | | 10kΩ | | | | | Low-voltage digital input | Pull-Up | 100kΩ | | | Digital input | 0 | | | 1ΜΩ | | | | | | | 10kΩ | | | | | | Pull-Down | 100kΩ | | | | | | | 1ΜΩ | | | | | Push-pull (1X, 2X) | Floating | _ | | | Dinital autout | | Open-drain NMOS (1X, 2X) | Floating | _ | | | | | 3-state output (1X, 2X) | | 10kΩ | | | | 1/0 | | Pull-Up | 100kΩ | | | Digital output | | | | 1ΜΩ | | | | | | Pull-Down | 10kΩ | | | | | | | 100kΩ | | 104, 107 | | | | | 1ΜΩ | | 10 1, 101 | | | Digital in without Schmitt trigger | Floating | _ | | | | | Digital in with Schmitt trigger<br>Low-voltage digital input<br>Analog input (IO4 only) | Pull-Up | 10kΩ | | | | | | | 100kΩ | | | | 0 | | | 1ΜΩ | | | Digital input/output | | | Pull-Down | 10kΩ | | | | | | | 100kΩ | | | | | | | 1ΜΩ | | | | 1 | Push-pull (1X, 2X)<br>Open-drain NMOS (1X, 2X) | Shared with above | | | | | | Analog input/output | Floating | _ | | | | | | | 10kΩ | | | | | | Pull-Up | 100kΩ | | | Analog input/output | - | | | 1ΜΩ | | | | | | | 10kΩ | | | | | | Pull-Down | 100kΩ | | | | | | | 1ΜΩ | | | | | 1 | T. C. | | Submit Document Feedback **Table 7-1. Pin Configuration Options (continued)** | GPIO | IO Selection | OE | IO Options | Resistor | Resistor Value | |-----------|----------------|----|--------------------------------------------------------------|-----------|----------------| | | Pin not used | _ | _ | Pull Down | 1ΜΩ | | | | | Digital in without Schmitt trigger | Floating | _ | | | Digital input | 0 | Digital in with Schmitt trigger<br>Low-voltage digital input | | 10kΩ | | | | | | Pull-Up | 100kΩ | | | | | | | 1ΜΩ | | | | | | | 10kΩ | | | | | | Pull-Down | 100kΩ | | 105, 106, | | | | | 1ΜΩ | | 109 | | | Push-pull (1X, 2X) | Floating | _ | | | | | Open-drain NMOS (1X, 2X) | Floating | _ | | | | | Open-drain PMOS (1X, 2X) | | 10kΩ | | | Digital output | 1 | | Pull-Up | 100kΩ | | | Digital output | | | | 1ΜΩ | | | | | | | 10kΩ | | | | | | Pull-Down | 100kΩ | | | | | | | 1ΜΩ | Product Folder Links: TPLD1201-Q1 #### 7.3.2 Connection Mux The TPLD1201-Q1 has a system of interconnects, referred to as the connection mux, to configure the routing of internal macro-cells and I/O pins. The connection mux has 32 inputs and 44 outputs. Each of the 32 inputs of the connection mux is hardwired to particular macro-cells, including I/O pins, LUTs, analog comparators, other digital resources, VCC, and GND. The input to a digital macro-cell uses a 5-bit register to select one of these 32 input lines. #### 7.3.3 Configurable Use Logic Blocks Combinational logic is supported through lookup tables (LUTs) within the TPLD1201-Q1 including two 2-bit LUTs and two 3-bit LUTs. Inputs and outputs for the combination function macro-cells are configured from the connection mux with specific logic functions being defined by the state of OTP bits. The TPLD1201-Q1 has seven combinational function blocks (macro-cells) that can serve more than one logic or timing function. In each case, they can serve as a lookup table (LUT), or as another logic or timing function. See the following list for the functions that can be implemented in these logic blocks: - Two 2-bit LUTs - Two 3-bit LUTs - · Two 2-bit LUTs or D-type flip-flops or latches - Two 3-bit LUTs or D-type flip-flops or latches with reset/set option - One 3-bit LUT or Pipe delay - One 4-bit LUT or 8-bit counter or delay generator #### 7.3.3.1 2-Bit LUT Macro-Cell When used to implement LUT functions, the 2-bit LUT takes in two input signals from the connection mux and produces a single output, which goes back into the connection mux. Figure 7-2. 2-Bit LUT Block Diagram These LUTs can be configured to any 2-input user defined function, including the following standard digital logic functions: AND, NAND, OR, NOR, XOR, XNOR, INV. Table 7-2 provides the truth table for a 2-bit LUT. Table 7-2. 2-Bit LUT Truth Table | IN1 | IN0 | ОИТ | |-----|-----|--------------| | 0 | 0 | | | 0 | 1 | User defined | | 1 | 0 | User defined | | 1 | 1 | | Each 2-bit LUT has 4 bits in the OTP to define their output function. Submit Document Feedback #### 7.3.3.2 3-Bit LUT Macro-Cell When used to implement LUT functions, the 3-bit LUT takes in three input signals from the connection mux and produces a single output, which goes back into the connection mux. Figure 7-3. 3-Bit LUT Block Diagram These LUTs can be configured to any 3-input user defined function, including the following standard digital logic functions: AND, NAND, OR, NOR, XOR, XNOR, INV. Table 7-3 provides the truth tables for a 3-bit LUT. | Table 7-3. 3-Bit LUT Truth Table | | | | | | | | | |----------------------------------|-----|-----|--------------|--|--|--|--|--| | IN2 | IN1 | IN0 | OUT | | | | | | | 0 | 0 | 0 | | | | | | | | 0 | 0 | 1 | | | | | | | | 0 | 1 | 0 | | | | | | | | 0 | 1 | 1 | User defined | | | | | | | 1 | 0 | 0 | Oser defined | | | | | | | 1 | 0 | 1 | | | | | | | | 1 | 1 | 0 | | | | | | | | 1 | 1 | 1 | | | | | | | Table 7-3 3-Rit I IIT Truth Table Each 3-bit LUT has 8 bits in the OTP to define their output function. #### 7.3.3.3 2-Bit LUT or D Flip-Flop or Latch Macro-Cell This configurable use logic block can serve as either a 2-bit LUT, or as a D flip-flop/latch. Figure 7-4. 2-Bit LUT or DFF or Latch Block Diagram When used to implement LUT functions, the 2-bit LUT takes in two input signals from the connection mux and produces a single output, which goes back into the connection mux. These LUTs can be configured to any 2-input user defined function, including the following standard digital logic functions: AND, NAND, OR, NOR, XOR, XNOR, INV. Table 7-4 provides the truth table for a 2-bit LUT. Table 7-4. 2-Bit LUT Truth Table | IN1 | IN0 | OUT | | | |-----|-----|-------------------|--|--| | 0 | 0 | -<br>User defined | | | | 0 | 1 | | | | | 1 | 0 | - Oser defined | | | | 1 | 1 | | | | Each 2-bit LUT has 4 bits in the OTP to define their output function. When used to implement a sequential logic element, the two input signals from the connection mux go to the data (D) and clock (CLK) inputs of the flip-flop/latch, with the output going back to the connection mux. This macro-cell has initial state parameters, as well as clock and output polarity parameters. The operation of the D flip-flop/latch will follow the following functional descriptions: - The clock polarity is configurable and can be set to non-inverted (CLKPOL = 0, CLK) or inverted (CLKPOL = 1, nCLK). - DFF with CLK: CLK is rising edge triggered, then Q = D; otherwise Q will not change. - DFF with nCLK: CLK is falling edge triggered, then Q = D; otherwise Q will not change. - Latch with CLK: when CLK is Low, then Q = D; otherwise Q remains its previous value (input D has no effect on the output, when CLK is High). - Latch with nCLK: when CLK is High, then Q = D; otherwise Q remains its previous value (input D has no effect on the output, when CLK is Low). - The output polarity is configurable and can be set to non-inverted (Q) or inverted (nQ). Table 7-5 and Table 7-6 provides the truth tables for the D flip-flop and D latch, respectively. Table 7-5. D Flip-Flop Truth Table | CLKPOL | CLK | D | Q | nQ | |--------|----------|---|----------------|-----------------| | | ↓ | 0 | $Q_0$ | nQ <sub>0</sub> | | 0 | <b>↑</b> | 0 | 0 | 1 | | 0 | ↓ | 1 | $Q_0$ | nQ <sub>0</sub> | | | 1 | 1 | 1 | 0 | | | <b>\</b> | 0 | 0 | 1 | | 1 | 1 | 0 | $Q_0$ | nQ <sub>0</sub> | | 1 | Į. | 1 | 1 | 0 | | | 1 | 1 | Q <sub>0</sub> | nQ <sub>0</sub> | Table 7-6. D Latch Truth Table | CLKPOL | CLK | D | Q | nQ | |--------|-----|---|----------------|-----------------| | | 0 | 0 | 0 | 1 | | 0 | 1 | 0 | Q <sub>0</sub> | nQ <sub>0</sub> | | | 0 | 1 | 1 | 0 | | | 1 | 1 | Q <sub>0</sub> | nQ <sub>0</sub> | Product Folder Links: TPLD1201-Q1 | | <b>Table 7-6.</b> | . D Latcl | n Truth | <b>Table</b> | (continued) | |--|-------------------|-----------|---------|--------------|-------------| |--|-------------------|-----------|---------|--------------|-------------| | CLKPOL | CLK | D | Q | nQ | |--------|-----|---|----------------|-----------------| | | 0 | 0 | Q <sub>0</sub> | nQ <sub>0</sub> | | 1 | 1 | 0 | 0 | 1 | | ' | 0 | 1 | Q <sub>0</sub> | nQ <sub>0</sub> | | | 1 | 1 | 1 | 0 | #### 7.3.3.4 3-Bit LUT or D Flip-Flop or Latch with Set or Reset Macro-Cell This configurable use logic blocks can serve as either a 3-bit LUT, or as a D flip-flop/latch with a reset/set. Figure 7-5. 3-Bit LUT or DFF or Latch With nRST or nSET Block Diagram When used to implement LUT functions, the 3-bit LUT takes in three input signals from the connection mux and produces a single output, which goes back into the connection mux. These LUTs can be configured to any 3-input user defined function, including the following standard digital logic functions: AND, NAND, OR, NOR, XOR, XNOR, INV. Table 7-7 provides the truth table for a 3-bit LUT. Table 7-7. 3-Bit LUT Truth Table | IN2 | IN1 | IN0 | OUT | |-----|-----|-----|--------------| | 0 | 0 | 0 | | | 0 | 0 | 1 | | | 0 | 1 | 0 | | | 0 | 1 | 1 | User defined | | 1 | 0 | 0 | Oser defined | | 1 | 0 | 1 | | | 1 | 1 | 0 | | | 1 | 1 | 1 | | Each 3-bit LUT has 8 bits in the OTP to define their output function. When used to implement a sequential logic element, the three input signals from the connection mux go to the data (D), clock (CLK), and reset/set (nRST/nSET) inputs for the flip-flop/latch, with the output going back to the connection mux. This macro-cell has initial state, clock polarity, reset/set polarity, and output polarity parameters. The operation of the D flip-flop/latch will follow the following function descriptions: - The clock polarity is configurable and can be set to non-inverted (CLKPOL = 0, CLK) or inverted (CLKPOL = 1, nCLK). - DFF with CLK: CLK is rising edge triggered, then Q = D; otherwise Q will not change. - DFF with nCLK: CLK is falling edge triggered, then Q = D; otherwise Q will not change. - Latch with CLK: when CLK is Low, then Q = D; otherwise Q remains its previous value (input D has no effect on the output, when CLK is High). - Latch with nCLK: when CLK is High, then Q = D; otherwise Q remains its previous value (input D has no effect on the output, when CLK is Low). - These DFF/latches have an option for an active-low reset/set. - nRST: when the input is high, the DFF/latch is in normal operation; and when low, Q is reset to 0. - nSET: when the input is high, the DFF/latch is in normal operation; and when low, Q is set to 1. - If reset/set is not desired, users may tie this input to V<sub>CC</sub> or another constant high source. - The output polarity is configurable and can be set to non-inverted (Q) or inverted (nQ). Table 7-8 and Table 7-9 provides the truth tables for the D flip-flop and D latch with reset/set, respectively. Table 7-8. D Flip-Flop with nRST ot nSET Truth Table | nRST | nSET | CLKPOL | CLK | D | Q | nQ | | |------|----------|--------|----------|---|-------|-----------------|---| | 0 | _ | | X | Х | 0 | 1 | | | _ | 0 | | Х | Х | 1 | 0 | | | | | 0 | ↓ | 0 | $Q_0$ | nQ <sub>0</sub> | | | 1 | 1 | | 1 | 0 | 0 | 1 | | | ! | <b>'</b> | | ↓ | 1 | $Q_0$ | nQ <sub>0</sub> | | | | | | | 1 | 1 | 1 | 0 | | 0 | _ | | Х | X | 0 | 1 | | | _ | 0 | | Х | X | 1 | 0 | | | | | 1 | ↓ | 0 | 0 | 1 | | | 1 | 1 | | <b>↑</b> | 0 | $Q_0$ | nQ <sub>0</sub> | | | ' | | | ↓ | 1 | 1 | 0 | | | | | | <u></u> | 1 | $Q_0$ | nQ <sub>0</sub> | | Table 7-9. D Latch With nRST/nSET Truth Table | nRST | nSET | CLKPOL | CLK | D | Q | nQ | | | |------|----------|--------|-----|---|-------|-----------------|-------|-----------------| | 0 | _ | | X | X | 0 | 1 | | | | _ | 0 | | Х | X | 1 | 0 | | | | | | 0 | 0 | 0 | 0 | 1 | | | | 1 | 1 | 1 | O , | | 1 | 0 | $Q_0$ | nQ <sub>0</sub> | | ' | <b>'</b> | | 0 | 1 | 1 | 0 | | | | | | | 1 | 1 | $Q_0$ | nQ <sub>0</sub> | | | Product Folder Links: TPLD1201-Q1 | Table 7-9. D Latch With nRST/nSET Truth Table (continued) | |-----------------------------------------------------------| |-----------------------------------------------------------| | nRST | nSET | CLKPOL | CLK | D | Q | nQ | |------|------|----------|-----|---|-------|-----------------| | 0 | _ | | Х | X | 0 | 1 | | _ | 0 | | X | X | 1 | 0 | | | | 1 | 0 | 0 | $Q_0$ | nQ <sub>0</sub> | | 4 | 4 | <b>'</b> | 1 | 0 | 0 | 1 | | ľ | ľ | | 0 | 1 | $Q_0$ | nQ <sub>0</sub> | | | | | 1 | 1 | 1 | 0 | # 7.3.3.5 3-Bit LUT or Pipe Delay Macro-cell This macro-cell can serve as either a 3-bit LUT or as a pipe delay. Figure 7-6. 3-Bit LUT or Pipe Delay Block Diagram When used to implement LUT functions, the 3-bit LUT takes in three input signals from the connection mux and produces a single output, which goes back into the connection mux. These LUTs can be configured to any 3-input user defined function, including the following standard digital logic functions: AND, NAND, OR, NOR, XOR, XNOR, INV. Table 7-10 provides the truth table for a 3-bit LUT. | Table | 7_10 | 3_Rit | LIIT | Truth | Table | |-------|-----------------|-------|------|-------|-------| | lable | / <b>-</b> I U. | ு-பட | LUI | HUUH | Table | | IN2 | IN1 | IN0 | OUT | |-----|-----|-----|--------------| | 0 | 0 | 0 | | | 0 | 0 | 1 | | | 0 | 1 | 0 | | | 0 | 1 | 1 | User defined | | 1 | 0 | 0 | Oser defined | | 1 | 0 | 1 | | | 1 | 1 | 0 | | | 1 | 1 | 1 | | Each 3-bit LUT has 8 bits in the OTP to define their output function. When used to implement a pipe delay, the three input signals from the connection mux go to the delay input (IN), clock (CLK), and reset (nRST) inputs for the flip-flop/latch, with two outputs going back to the connection mux. With this macro-cell, users can select the number of delay stages per output (from 1 to 8) and the output polarity for OUT1. The pipe delay is an 8-stage delay composed of 8 DFFs. The DFF cells are tied in series where the output of each delay cell goes to the next DFF cell. There are delay output points for each set of the OUT0 and OUT1 outputs to a mux that is used to control the selection of the amount of delay for each pipe delay output. For normal pipe delay functionality, the nRST input should be high. If nRST input is low, the pipe delay macrocell is in a reset state and all outputs are low. Figure 7-7 shows an example of the pipe delay macro-cell with 2 stages of delay selected. Figure 7-7. Pipe Delay Macro-Cell Timing Example (Delay = 2) #### 7.3.3.6 4-Bit LUT or 8-Bit Counter or Delay Macro-Cell This macro-cell can serve as either a 4-bit LUT or as a counter/delay generator (CNT/DLY). Submit Document Feedback Figure 7-8. 4-Bit LUT or 8-Bit CNT/DLY Block Diagram When used to implement LUT functions, the 4-bit LUT takes in four input signals from the connection mux and produces a single output, which goes back into the connection mux. This LUT can be configured to any 4-input user defined function, including the following standard digital logic functions: AND, NAND, OR, NOR, XOR, XNOR, INV. Table 7-11 provides the truth table for a 4-bit LUT. Table 7-11. 4-Bit LUT Truth Table | IN3 | IN2 | IN1 | IN0 | OUT | |-----|-----|-----|-----|--------------| | 0 | 0 | 0 | 0 | User defined | | 0 | 0 | 0 | 1 | | | 0 | 0 | 1 | 0 | | | 0 | 0 | 1 | 1 | | | 0 | 1 | 0 | 0 | | | 0 | 1 | 0 | 1 | | | 0 | 1 | 1 | 0 | | | 0 | 1 | 1 | 1 | | | 1 | 0 | 0 | 0 | | | 1 | 0 | 0 | 1 | | | 1 | 0 | 1 | 0 | | | 1 | 0 | 1 | 1 | | | 1 | 1 | 0 | 0 | | | 1 | 1 | 0 | 1 | | | 1 | 1 | 1 | 0 | | | 1 | 1 | 1 | 1 | | Each 4-bit LUT has 16 bits in the OTP to define their output function. When used to implement 8-bit counter/delay function, the two input signals from the connection mux go to the clock (CLK) and reset (RST/DLY IN) for the counter/delay macro-cell, with the output going back to the connection mux. As a counter, the macro-cell counts to the given data value and generates a pulse when it reaches the set value or is reset. As a delay, it postpones rising or falling edges for the duration that is a function of the register value. For more information on CNT/DLY macro-cell, see Section 7.3.4. ## 7.3.4 8-Bit Counters and Delay Generators (CNT/DLY) The counters/delay generators are 8-bit, supporting counter data values from 1 to 255. For flexibility, the clock source for each of these macro-cells can be configured as the internal oscillator, a divided clock derived from an oscillator (OSC/4, /12, /24, /64, /4096), or an external clock source coming from the connection mux. There is also the option to chain from the output of the previous CNT/DLY macro-cell to implement longer counter/delay circuits. Note that the counter/delay macro-cell is rising edge triggered, that is the counter will increment/decrement on rising clock edges. Submit Document Feedback Figure 7-9. CNT/DLY Block Diagram Figure 7-10. CNT/DLY3 Block Diagram As a counter/delay (CNT/DLY) macro-cell, users may select from the following modes: delay, counter. DLY3 also has an optional edge detector that will generate a short pulse on the specified edge in addition to the delayed output. #### **7.3.4.1 Delay Mode** When configured as a Delay generator (DLY), this macro-cell delays the input based on counter DATA and CLK input frequency and postpones rising and/or falling edges. The edge on which to delay is selected by the Edge select parameter and can be configured as: - Rising: only delay on rising edges of IN. - Falling: only delay on falling edges of IN. - Both: delay on both rising and falling edges of IN. For delay applications, it is recommended to use larger counter data values for less error. If an input pulse width is shorter than the specified delay time, the pulse will be filtered out. This feature can be useful for deglitching. If the on-chip oscillator is used, a delay error or offset is introduced depending on whether the OSC is set to "forced power on" or "auto power on". An additional 2 clock cycles are included in the delay calculation for clock synchronization, but there is an option to bypass the clock sync. The delay time is calculated by DELAY = (DATA + $(t_{d,err} \text{ or } t_{d,os}) + 2)/f_{CLK}$ . When the OSC is set to "auto power on" and DLY macro-cells are triggered subsequently before the previous output is present, the OSC will continue to clock and the DLY will begin on the next rising edge. Thus, the subsequent delays can be calculated as if the OSC were set to "forced power on". Figure 7-11 shows an example of the Delay macro-cell operation set to both edge delay and data = 1. Figure 7-11. Delay output timing example (Both edge delay and DATA = 1) Figure 7-12 shows an example timing of two different Delay macro-cells triggered consecutively with the OSC set to "auto power on". Submit Document Feedback Figure 7-12. Delay output timing example (2 Delay macro-cells, Both edge delay, DATA = 1, OSC power = auto) #### 7.3.4.2 Reset Counter Mode When configured as a Counter (CNT) and a valid edge appears on the IN input, this macro-cells resets the internal counter to 0 and begins counting down from DATA on the next rising clock edge. Then, the macro-cell outputs a pulse for the duration of one CLK period when the count reaches 0 and wrap around to the value in DATA. The counter will continually operate until another reset is recevied. The edge on which the Counter is reset is determined by the Edge select parameter and can be configured as: - Rising: only rising edges of IN reset the counter. - Falling: only falling edges of IN reset the counter. - **Both**: both rising and falling edges of IN reset the counter. - **High Level Reset**: the counter is reset to 0 whenever IN is High; after reset, the counter output stays Low until the next rising CLK edge, then operates normally. The counter time is calculated by COUNT = $(DATA + 1)/f_{CLK}$ . After a reset, an additional 2 clock cycles is added for clock synchronization, but there is an option to bypass the clock sync. Figure 7-13 and Figure 7-14 show examples of Counter output timing diagrams with respect to the Edge select parameter with DATA = 1 and DATA = 3, respectively. Figure 7-14. Counter output timing example (DATA = 3) Figure 7-15 shows an example of how the Counter macro-cell operates when the IN signal is shorter than the counter length (shown when edge select parameter is set to "both"). Submit Document Feedback Figure 7-15. Counter output timing example with RST < DATA (DATA = 3) ## 7.3.5 Programmable Deglitch Filter or Edge Detector Macro-cell The TPLD1201-Q1 has one macro-cell that can be configured as a programmable filter (PFLT) or edge detector (EDET). The PFLT macro-cell can be used to generate a delay $(t_{pflt\_d})$ characterized by $t_{pflt\_pw}$ and $t_{pflt\_pd}$ . $t_{pflt\_pw}$ can be set to 125ns, 250ns, 375ns, or 500ns and $t_{pflt\_pd}$ is a fixed value at $\cong$ 40ns. Furthermore, the output of the macro-cell can be configured to one of four options: rising edge detection, falling edge detection, both edge detection, or both edge delay. Lastly, the filter operates as a short low-pass filter and its output can be set as non-inverted or inverted. Figure 7-16. Programmable Filter and Edge Detector Block Diagram Note The input signal must be longer than t<sub>pflt d</sub>, otherwise it will be filtered out. Figure 7-17. Programmable Filter and Edge Detector Output Timing Diagram Example #### 7.3.6 Selectable Frequency Oscillator The TPLD1201-Q1 has one internal oscillator, selectable to operate at 25kHz or at 2MHz. The user can select one of these operating frequencies for the OSC macro-cell, or the internal oscillator could be bypassed and the operating frequency can come from an external clock. Figure 7-18. Oscillator Block Diagram Following the operating clock input, there are two divider stages that allow users the flexibility of various clock frequencies for use throughout the device. The first stage divider allows the selection of up to four options from the operating oscillator frequency as listed in Table 7-13. The output of the first divider stage is routed directly to the counter/delay generator macro-cell CLK inputs, where a separate second divider stage is available. The output of the first divider stage is also routed into a second divider stage within the oscillator macro-cell. The oscillator macro-cell has two separate second stage dividers, allowing for the output of two separate clocks (OUT0 and OUT1) into the connection mux. See Table 7-14 Submit Document Feedback **Oscillator power modes**: When using the device's internal oscillator, there are two configuration settings available: - Force power on: the internal oscillator will continuously run as long as the device is powered on. - **Auto power on**: the internal oscillator will dynamically power on when any macro-cell requests the oscillator directly from the pre-divider block output and not through the connection mux, and then power off once the task is complete. - External power on/off: the internal oscillator will be powered down when PDWN is asserted High. PDWN signal takes priority over the oscillator power modes. This is only applicable when the internal oscillator is selected and is bypassed when an external clock is used. Table 7-12. Frequency Options and Limits | Frequency Option | MIN | TYP | MAX | |------------------|----------|-------|----------| | FREQ0 | 23.75kHz | 25kHz | 26.25kHz | | FREQ1 | 1.9MHz | 2MHz | 2.1MHz | | EXT | - | - | - | Table 7-13. Oscillator Pre-dividers | Pre-Divider Option | Magnitude | | | | | |--------------------|-----------|--|--|--|--| | P0 | 1 | | | | | | P1 | 2 | | | | | | P2 | 4 | | | | | | P3 | 8 | | | | | **Table 7-14. Oscillator Output Dividers** | Output Divider Options | Magnitude Magnitude | |------------------------|---------------------| | OD0 | 1 | | OD1 | 2 | | OD2 | 3 | | OD3 | 4 | | OD4 | 8 | | OD5 | 12 | | OD6 | 24 | | OD7 | 64 | #### 7.3.7 Analog Comparators (ACMP) There are two analog comparator (ACMP) macro-cells in the TPLD1201-Q1. The analog comparator compares two voltages (IN+ and IN-) and outputs a digital signal (OUT) indicating which input is larger, a High signal for IN+ and a Low for IN-. Figure 7-19. ACMP Block Diagram For the ACMP macro-cell to operate, the power up signal (PWR UP) needs to be asserted high. By connecting to signals coming from the connection mux, it is possible to have each ACMP always on, always off, or switched on dynamically based on a digital signal coming from the connection mux. When powered down, the ACMP will output a low signal. - PWR UP = 1: ACMP is powered up. - PWR UP = 0: ACMP is powered down. Upon power-up, the ACMP output will remain low, and then become valid 100 µs (typical) after POR signal goes high. During this time, ensure the internal oscillator is not powered down. Each of the ACMP cells has a positive input signal that can be provided by a variety of external sources with a selectable gain stage before going into the analog comparator. ACMP1 also has a 100 $\mu$ A pullup current source option for external sensor excitation purposes. The negative input signal is either created from an internal VREF or from an external source. Table 7-15. ACMP0 and ACMP1 Input Sources | Parameters | ACMP0 <sup>(1)</sup> | ACMP1 <sup>(2)</sup> | | | |------------|----------------------------------|----------------------------------|--|--| | IN+ source | Analog Input 0 (shared with IO1) | Analog Input 1 (shared with IO4) | | | | INT Source | V <sub>CC</sub> | ACMP0 IN+ | | | Submit Document Feedback | Table 7-15. ACMP0 and ACMP1 Input Sources (continued) | Table 7-15. | ACMP0 and | ACMP1 I | nput Sources | (continued) | |-------------------------------------------------------|-------------|-----------|---------|--------------|-------------| |-------------------------------------------------------|-------------|-----------|---------|--------------|-------------| | Parameters | ACMP0 <sup>(1)</sup> | ACMP1 <sup>(2)</sup> | | | |-------------|-------------------------------------|-------------------------------------|--|--| | | 50mV | 50mV | | | | | | | | | | IN- source | 1200mV | 1200mV | | | | IIV- Source | V <sub>CC</sub> /3 | V <sub>CC</sub> /3 | | | | | V <sub>CC</sub> /4 | V <sub>CC</sub> /4 | | | | | VREF Analog Input (shared with IO2) | VREF Analog Input (shared with IO2) | | | - (1) Positive Analog input source to ACMP. - (2) Negative Analog input source to ACMP. Internal VREF thresholds are optimized near 1200mV. **IN+ gain**: Each of the ACMP cells has a positive input signal that can be provided by a variety of external sources, and can also have a selectable gain stage (1X, 0.5X, 0.33X, 0.25X) before connection to the analog comparator. **IN- voltage range:** 50mV to 1.2V through the internal VREF, V<sub>CC</sub>/3, V<sub>CC</sub>/4, or external source. **Hysteresis**: Each ACMP has four selectable hysteresis options 0mV, 25mV, 50mV and 200mV. The hysteresis is selectable if the internal VREF macro-cell or an external VREF input is used. - **0mV**: will disable the input signal hysteresis. - 25mV: is a +12.5mV and -12.5mV hysteresis. For VREF = 1V, the trigger points will be 1.0125V and 0.9875V. - 50mV: is a +25mV and -25mV hysteresis. For VREF = 1V, the trigger points will be 1.025V and 0.975V. - 200mV: is a +100mV and -100mV hysteresis. For VREF = 1V, the trigger points will be 1.1V and 0.9V. If hysteresis is desired, ensure the hysteresis is less than the VREF, otherwise the negative trigger point will be pushed below device ground which may stress the device beyond the Recommended Operating Conditions and reduce the lifetime of the device. For example, if VREF is set to 50 mV and $V_{\text{HYS}}$ is 200 mV, the trigger points will be 150 mV and -50 mV. **Low bandwidth**: The ACMP cell has a selection for the bandwidth of the input signal, which can be used to save power and reduce noise impact when lower bandwidth signals are being compared. If $V_{CC}/3$ and $V_{CC}/4$ are not used at ACMP negative input, they can be disabled to reduce power consumption. #### 7.3.8 Voltage Reference (VREF) The voltage reference (VREF) produces a fixed (constant) voltage, providing references to the analog comparators and external circuitry. The TPLD1201-Q1 has a voltage reference macro-cell to provide references to the two analog comparators. This macro-cell can supply a user selection of fixed voltage references, /2, /3 and /4 reference off of the $V_{CC}$ power supply to the device, and externally supplied voltage references from the VREF Analog Input (shared with IO4). The macro-cell also has the option to output a reference voltage on the VREF Analog Output (shared with IO7). Figure 7-20. Voltage Reference Block Diagram If V<sub>CC</sub>/2, V<sub>CC</sub>/3, and V<sub>CC</sub>/4 are not used at VREF select, they can be disabled to reduce power consumption. Force bandgap on keeps the bandgap on while the chip is powered. Output active buffer parameter enables the active output buffer on VREF. Table 7-16. VREF Range | Vcc | VREF Range | |--------------|-------------| | 1.71V - 5.5V | 50mV - 1.2V | #### 7.4 Device Functional Modes #### 7.4.1 Power-On Reset The TPLD1201-Q1 has a power-on reset (POR) macro-cell that provides correct device initialization and operation of all macro-cells in the device. The purpose of the POR circuit is to have consistent behavior and predictable results when the $V_{CC}$ power is first ramping to the device, and also while the $V_{CC}$ is falling during power-down. To accomplish this goal, the POR drives a defined sequence of internal events that trigger changes to the states of different macro-cells inside the device, and finally to the state of the I/O pins. The power-on Reset (POR) macro-cell will produce a logic High signal as an output when the device power supply ( $V_{CC}$ ) rises to approximately $V_{PORR}$ and device completely starts up. All outputs are in high impedance state and chip starts loading data from OTP. The reset signal is released for internal macro-cells and all the registers are initialized to their default states. Figure 7-21 shows POR system generates a sequence of signals that enable certain macro-cells. Submit Document Feedback Figure 7-21. POR Sequence As shown in Figure 7-21, after the V<sub>CC</sub> has start ramping up and crosses the V<sub>PORR</sub> threshold: - · First, the on-chip OTP memory is reset. - Next, the device reads the data from OTP memory, and transfers this information to configure each macrocell and the connection mux. - The third stage resets the GPIOs that are configured as inputs and then enables them. - After that, the LUTs are reset and become active. After LUTs, the delay cells, OSC, DFFs, latches and pipe delay are initialized. - After all macro-cells are initialized, the internal POR signal generated by the POR macro-cell goes from low to high. - The last portion of the device to be initialized are the output PINs, which transition from high impedance to active at this point. Delay blocks will pass their inputs through to the output during the startup sequence without delaying the signal per the configuration, so a LUT added in front of the input of a DLY that ANDs the DLY input with POR will cause the input signal to not appear until the device has fully powered up. **GPIO** quick charge: There is an option to connect a $2k\Omega$ resistor in parallel to any configured pull up/pull down resistors to help inputs get to the right voltage faster, especially if there is significant capacitance. The $10k\Omega$ , $100k\Omega$ and $1M\Omega$ GPIO pull up/pull down resistors are not enabled until the POR sequence is completed. **Initialization**: All internal macro-cells are initialized to a low level by default. Starting from when $V_{CC}$ exceeds $V_{PORR}$ , macro-cells in the TPLD1201-Q1 are powered on and forced into a reset state. The VREF output pin driving signal can precede POR output signal going high by 3µs to 5µs. The POR signal going high indicates the mentioned power-up sequence is complete. ## 8 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The configurable logic and timing blocks of TPLD1201-Q1 allow for the device to provide symmetric power-up and power-down signals for numerous components. In this application the device is configured to output the maximum amount of power- up and power-down sequencing signals based on a counter/delay macro-cell. ## 8.2 Typical Application Figure 8-1. Typical Application Block Diagram in InterConnect Studio Product Folder Links: TPLD1201-Q1 42 ## 8.2.1 Design Requirements #### 8.2.1.1 Power Considerations Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics of the device as described in the *Electrical Characteristics* section. The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the TPLD1201-Q1 plus the maximum static supply current, $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The device can only source as much current that is provided by the positive supply source. Ensure the maximum total current through $V_{CC}$ listed in the *Absolute Maximum Ratings* is not exceeded. The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the TPLD1201-Q1 plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Ensure the maximum total current through GND listed in the *Absolute Maximum Ratings* is not exceeded. The TPLD1201-Q1 can drive a load with a total capacitance less than or equal to 15pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 15pF. The TPLD1201-Q1 can drive a load with total resistance described by $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with $V_{OH}$ and $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the $V_{CC}$ pin. Total power consumption can be calculated using the information provided in CMOS Power Consumption and Cpd Calculation. Thermal increase can be calculated using the information provided in *Thermal Characteristics of Standard Linear* and Logic (SLL) Packages and Devices. #### CAUTION The maximum junction temperature, $T_{J(max)}$ listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device. #### 8.2.1.2 Input Considerations Input signals must cross $V_{IL(max)}$ or $V_{t-(min)}$ to be considered a logic LOW, and $V_{IH(min)}$ or $V_{t+(max)}$ to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*. Unused inputs must be terminated to either $V_{CC}$ or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the TPLD1201-Q1 (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A $10k\Omega$ resistor value is often used due to these factors. The TPLD1201-Q1 has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability. The TPLD1201-Q1 can be used with no signal transition rate requirements because it has Schmitt-Trigger inputs. Another benefit to having Schmitt-Trigger inputs is the ability to reject noise. Noise with a large enough amplitude can still cause issues. To know how much noise is too much, please refer to the $\Delta V_{T(min)}$ in the *Electrical Characteristics*. This hysteresis value will provide the peak-to-peak limit. Unlike what happens with standard CMOS inputs, Schmitt-Trigger inputs can be held at any valid value without causing huge increases in power consumption. The typical additional current caused by holding an input at a value other than V<sub>CC</sub> or ground is plotted in the *Typical Characteristics*. Refer to the Feature Description section for additional information regarding the inputs for this device. #### 8.2.1.3 Output Considerations The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the $V_{OH}$ specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the $V_{OL}$ specification in the *Electrical Characteristics*. Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device. Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength. Open-drain outputs can be connected together directly to produce a wired-AND configuration or for additional output drive strength. Unused outputs can be left floating. Do not connect outputs directly to $V_{CC}$ or ground. Refer to the Feature Description section for additional information regarding the outputs for this device. Submit Document Feedback #### 8.2.2 Detailed Design Procedure - Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section. - Ensure the capacitive load at the output is ≤ 50pF. This is not a hard limit; by design, however, it will optimize performance. This can be accomplished by providing short, appropriately sized traces from the TPLD1201-Q1 to one or more of the receiving devices. - 3. Ensure the resistive load at the output is larger than $(V_{CC} / I_{O(max)})\Omega$ . Doing this will prevent the maximum output current from the *Absolute Maximum Ratings* from being violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously. - 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*. ## 8.2.3 Application Curves Figure 8-2. Application Timing Diagram #### 8.3 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A $0.1\mu F$ capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The $0.1\mu F$ and $1\mu F$ capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. ## 8.4 Layout ## 8.4.1 Layout Guidelines When using multiple-input and multiple-channel logic devices, inputs must never be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient. ## 8.4.2 Layout Example Figure 8-3. Example trace corners for improved signal integrity Figure 8-4. Example bypass capacitor placement for TSSOP and similar packages Figure 8-5. Example bypass capacitor placement for WQFN and similar packages Figure 8-6. Example bypass capacitor placement for SOT, SC70 and similar packages Figure 8-7. Example damping resistor placement for improved signal integrity Submit Document Feedback ## 9 Device and Documentation Support ## 9.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 9.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 9.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 9.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Date | Revision | Notes | | | | |----------------|----------|-----------------------------|--|--|--| | September 2024 | * | Advance Information release | | | | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ## 11.1 Packaging Option Addendum **Packaging Information** | Orderable Device | Status (1) | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2) | Lead/Ball<br>Finish <sup>(4)</sup> | MSL Peak Temp (3) | Op Temp (°C) | Device Marking <sup>(5) (6)</sup> | |------------------|------------|-----------------|--------------------|------|----------------|--------------|------------------------------------|--------------------|--------------|-----------------------------------| | PTPLD1201DGSQ1 | PREVIEW | VSSOP | DGS | 10 | 3000 | RoHS & Green | SN | Level-1-260C-UNLIM | -40 to 125 | 3M3S | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. - 5) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device - (6) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Product Folder Links: TPLD1201-Q1 ## 11.2 Tape and Reel Information | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | | | - | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE | Device | Package<br>Type | Package<br>Drawing | Pins | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | |----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|--| | PTPLD1201DGSQ1 | VSSOP | DGS | 10 | 3000 | 330 | 12.4 | 5.3 | 3.4 | 1.4 | 8 | 12 | 1 | | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | PTPLD1201DGSQ1 | VSSOP | DGS | 10 | 3000 | 356 | 356 | 35 | Submit Document Feedback #### 11.3 Mechanical Data **DGS0010A** ## **PACKAGE OUTLINE** ## VSSOP - 1.1 mm max height SMALL OUTLINE PACKAGE #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. - This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. Reference JEDEC registration MO-187, variation BA. www.ti.com ## **EXAMPLE BOARD LAYOUT** # **DGS0010A** VSSOP - 1.1 mm max height SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. www.ti.com ## **EXAMPLE STENCIL DESIGN** # **DGS0010A** VSSOP - 1.1 mm max height SMALL OUTLINE PACKAGE NOTES: (continued) www.ti.com <sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 9. Board assembly site may have different recommendations for stencil design. www.ti.com 1-Oct-2024 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|----------|-------------------------------|---------------|--------------|----------------------|---------| | PTPLD1201DGSRQ1 | ACTIVE | VSSOP | DGS | 10 | 3000 | TBD | Call TI | Call TI | -40 to 125 | | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPLD1201-Q1: # **PACKAGE OPTION ADDENDUM** www.ti.com 1-Oct-2024 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product SMALL OUTLINE PACKAGE ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187, variation BA. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated